

# Arora V Programmable IO (GPIO) **User Guide**

UG304-1.1E, 05/25/2023

Copyright © 2023 Guangdong Gowin Semiconductor Corporation. All Rights Reserved.

**GOWIN** is a trademark of Guangdong Gowin Semiconductor Corporation and is registered in China, the U.S. Patent and Trademark Office, and other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders. No part of this document may be reproduced or transmitted in any form or by any denotes, electronic, mechanical, photocopying, recording or otherwise, without the prior written consent of GOWINSEMI.

#### Disclaimer

GOWINSEMI assumes no liability and provides no warranty (either expressed or implied) and is not responsible for any damage incurred to your hardware, software, data, or property resulting from usage of the materials or intellectual property except as outlined in the GOWINSEMI Terms and Conditions of Sale. GOWINSEMI may make changes to this document at any time without prior notice. Anyone relying on this documentation should contact GOWINSEMI for the current documentation and errata.

## **Revision History**

| Date       | Version | Description                    |
|------------|---------|--------------------------------|
| 04/20/2023 | 1.0E    | Initial version published.     |
| 05/25/2023 | 1.1E    | Chapter 5 IP Generation added. |

## **Contents**

| List of Figures | iv                                     | V  |
|-----------------|----------------------------------------|----|
| List of Tables  | v                                      | ⁄i |
| 1 About This G  | Guide1                                 | 1  |
| 1.1 Purpose     |                                        | 1  |
| 1.2 Related Do  | ocuments                               | 1  |
| 1.3 Terminolog  | gy and Abbreviations                   | 1  |
| 1.4 Support ar  | nd Feedback2                           | 2  |
| 2 GPIO Overvi   | ew                                     | 3  |
| 3 Input/Output  | t Buffer5                              | 5  |
|                 | el Standard                            |    |
| 3.2 GPIO Banl   | king                                   | 5  |
| 3.3 Power Sup   | oply Requirements                      | 5  |
| 3.3.1 LVCMOS    | S Buffer Configuration6                | 6  |
| 3.3.2 Different | ial Buffer Configuration6              | 6  |
| 3.4 Emulated I  | Differential Circuit Matching Network  | 6  |
| 3.4.1 Emulated  | d LVDS                                 | 6  |
| 3.4.2 Emulated  | d LVPECL                               | 7  |
| 3.4.3 Emulated  | d RSDS                                 | 7  |
| 3.4.4 Emulated  | d BLVDS                                | 7  |
|                 | ware Configuration                     |    |
| 3.5.1 Location  |                                        | 8  |
|                 | andard8                                |    |
|                 | rength                                 |    |
| -               | Pull Down                              |    |
|                 | ce Voltage                             |    |
| -               | sis                                    |    |
|                 | rain                                   |    |
|                 | tion Resistors for Single-ended Signal |    |
|                 | tion Resistor for Differential Signal  |    |
| 3.3.10 PGI GI   | amp                                    | J  |

|     | 3.5.11 Pull-up/Pull-down Strength | 9    |
|-----|-----------------------------------|------|
|     | 3.6 GPIO Primitive                | 9    |
|     | 3.6.1 IBUF                        | 9    |
|     | 3.6.2 OBUF                        | . 10 |
|     | 3.6.3 TBUF                        | . 11 |
|     | 3.6.4 IOBUF                       | . 13 |
|     | 3.6.5 LVDS Input Buffer           | . 14 |
|     | 3.6.6 LVDS Ouput Buffer           | . 15 |
|     | 3.6.7 LVDS Tristate Buffer        | . 17 |
|     | 3.6.8 LVDS Inout Buffer           | . 19 |
|     | 3.6.9 MIPI_IBUF                   | . 20 |
|     | 3.6.10 MIPI_OBUF_A                | . 22 |
|     | 3.6.11 I3C_IOBUF                  | . 24 |
|     | 3.6.12 IBUF_R                     | . 25 |
|     | 3.6.13 IOBUF_R                    | . 26 |
|     | 3.6.14 ELVDS_IOBUF_R              | . 28 |
|     | 3.6.15 TLVDS_IBUF_ADC             | . 29 |
| 4 I | nput/Output Logic                 | 31   |
|     | 4.1 SDR Mode                      | . 32 |
|     | 4.1.1 DFFSE                       | . 32 |
|     | 4.1.2 DFFRE                       | . 34 |
|     | 4.1.3 DFFPE                       | . 35 |
|     | 4.1.4 DFFCE                       | . 37 |
|     | 4.1.5 DLCE                        | . 39 |
|     | 4.1.6 DLPE                        | . 40 |
|     | 4.2 DDR Mode Input Logic          | . 42 |
|     | 4.2.1 IDDR                        | . 42 |
|     | 4.2.2 IDDRC                       | . 44 |
|     | 4.2.3 IDES4                       | . 45 |
|     | 4.2.4 IDES8                       | . 48 |
|     | 4.2.5 IDES10                      | . 50 |
|     | 4.2.6 IVIDEO                      | . 53 |
|     | 4.2.7 IDES16                      | . 55 |
|     | 4.2.8 IDDR_MEM                    | . 59 |
|     | 4.2.9 IDES4_MEM                   | . 61 |
|     | 4.2.10 IDES8_MEM                  | . 64 |
|     | 4.2.11 IDES14                     | . 67 |
|     | 4.2.12 IDES32                     | . 70 |
|     | 4.2.13 OSIDES32                   | . 75 |

|   | 4.3 DDR Mode Output Logic | 78  |
|---|---------------------------|-----|
|   | 4.3.1 ODDR                | 78  |
|   | 4.3.2 ODDRC               | 81  |
|   | 4.3.3 OSER4               | 83  |
|   | 4.3.4 OSER8               | 87  |
|   | 4.3.5 OSER10              | 91  |
|   | 4.3.6 OVIDEO              | 93  |
|   | 4.3.7 OSER16              | 95  |
|   | 4.3.8 ODDR_MEM            | 98  |
|   | 4.3.9 OSER4_MEM           |     |
|   | 4.3.10 OSER8_MEM          | 105 |
|   | 4.4 Delay Module          | 110 |
|   | 4.4.1 IODELAY             | 110 |
| 5 | IP Generation             | 113 |
|   | 5.1 IP Configuration      | 113 |
|   | 5.2 IP Generation Files   |     |

## **List of Figures**

| Figure 2-1 IOB Structure View                    | . 3  |
|--------------------------------------------------|------|
| Figure 3-1 LVDS25E Matching Network              | 7    |
| Figure 3-2 LVPECL Matching Network               | . 7  |
| Figure 3-3 RSDSE Matching Network                | 7    |
| Figure 3-4 BLVDS Matching Network                | 8    |
| Figure 3-5 IBUF Port Diagram                     | . 10 |
| Figure 3-6 OBUF Port Diagram                     | . 11 |
| Figure 3-7 TBUF Port Diagram                     | .12  |
| Figure 3-8 IOBUF Port Diagram                    | . 13 |
| Figure 3-9 TLVDS_IBUF Port Diagram               | . 14 |
| Figure 3-10 TLVDS_OBUF/ELVDS_OBUF Port Diagram   | . 15 |
| Figure 3-11 TLVDS_TBUF/ELVDS_TBUF Port Diagram   | . 17 |
| Figure 3-12 TLVDS_IOBUF/ELVDS_IOBUF Port Diagram | .19  |
| Figure 3-13 MIPI_IBUF Port Diagram               | 20   |
| Figure 3-14 MIPI_OBUF_A Port Diagram             | 23   |
| Figure 3-15 I3C_IOBUF Port Diagram               | 24   |
| Figure 3-16 IBUF_R Port Diagram                  | 25   |
| Figure 3-17 IOBUF_R Port Diagram                 | 26   |
| Figure 3-18 ELVDS_IOBUF_R Port Diagram           | 28   |
| Figure 3-19 TLVDS_IBUF_ADC Port Diagram          | 29   |
| Figure 4-1 I/O Logic View-Output                 | . 31 |
| Figure 4-2 I/O Logic View-Input                  | 32   |
| Figure 4-3 DFFSE Port Diagram                    | 32   |
| Figure 4-4 DFFRE Port Diagram                    | 34   |
| Figure 4-5 DFFPE Port Diagram                    | 36   |
| Figure 4-6 DFFCE Port Diagram                    | . 37 |
| Figure 4-7 DLCE Port Diagram                     | . 39 |
| Figure 4-8 DLPE Port Diagram                     | 41   |
| Figure 4-9 IDDR Logic Diagram                    | 42   |
| Figure 4-10 IDDR Timing Diagram                  | 43   |
| Figure 4-11 IDDR Port Diagram                    | 43   |
| Figure 4-12 IDDRC Port Diagram                   | 44   |

| Figure 4-13 CALIB Timing Diagram    | 46  |
|-------------------------------------|-----|
| Figure 4-14 IDES4 Port Diagram      | 46  |
| Figure 4-15 IDES8 Port Diagram      | 48  |
| Figure 4-16 IDES10 Port Diagram     | 51  |
| Figure 4-17 IVIDEO Port Diagram     | 53  |
| Figure 4-18 IDES16 Port Diagram     | 56  |
| Figure 4-19 IDDR_MEM Port Diagram   | 59  |
| Figure 4-20 IDES4_MEM Port Diagram  | 61  |
| Figure 4-21 IDES8_MEM Port Diagram  | 64  |
| Figure 4-22 IDES14 Port Diagram     | 67  |
| Figure 4-23 IDES32 Port Diagram     | 70  |
| Figure 4-24 OSIDES32 Port Diagram   | 75  |
| Figure 4-25 ODDR Logic Diagram      | 78  |
| Figure 4-26 ODDR Timing Diagram     | 79  |
| Figure 4-27 ODDR Port Diagram       | 79  |
| Figure 4-28 ODDRC Logic Diagram     | 81  |
| Figure 4-29 ODDRC Port Diagram      | 81  |
| Figure 4-30 OSER4 Logic Diagram     | 84  |
| Figure 4-31 OSER4 Port Diagram      | 84  |
| Figure 4-32 OSER8 Logic Diagram     | 87  |
| Figure 4-33 OSER8 Port Diagram      | 87  |
| Figure 4-34 OSER10 Port Diagram     | 91  |
| Figure 4-35 OVIDEO Port Diagram     | 93  |
| Figure 4-36 OSER16 Port Diagram     | 96  |
| Figure 4-37 ODDR_MEM Logic Diagram  | 99  |
| Figure 4-38 ODDR_MEM Port Diagram   | 99  |
| Figure 4-39 OSER4_MEM Logic Diagram | 102 |
| Figure 4-40 OSER4_MEM Diagram       | 102 |
| Figure 4-41 OSER8_MEM Logic Diagram | 106 |
| Figure 4-42 OSER8_MEM Port Diagram  | 106 |
| Figure 4-43 IODELAY Port Diagram    | 110 |
| Figure 5-1 DDR IP Customization     | 113 |

## **List of Tables**

| Table 1-1 Abbreviations and Terminology            | . 1  |
|----------------------------------------------------|------|
| Table 3-1 IBUF Port Description                    | . 10 |
| Table 3-2 OBUF Port Description                    | . 11 |
| Table 3-3 TBUF Port Description                    | . 12 |
| Table 3-4 IOBUF Port Description                   | . 13 |
| Table 3-5 TLVDS_IBUF Port Description              | . 14 |
| Table 3-6 TLVDS_OBUF/ELVDS_OBUF Port Description   | . 15 |
| Table 3-7 TLVDS_TBUF/ELVDS_TBUF Port Description   | . 17 |
| Table 3-8 TLVDS_IOBUF/ELVDS_IOBUF Port Description | . 19 |
| Table 3-9 MIPI_IBUF Port Description               | . 21 |
| Table 3-10 MIPI_OBUF_A Device Supported            | . 22 |
| Table 3-11 MIPI_OBUF_A Port Description            | . 23 |
| Table 3-12 I3C_IOBUF Port Description              | . 24 |
| Table 3-13 IBUF_R Port Description                 | . 25 |
| Table 3-14 IOBUF_R Port Description                | . 26 |
| Table 3-15 ELVDS_IOBUF_R Port Description          | . 28 |
| Table 3-16 TLVDS_IBUF_ADC Device Supported         | . 29 |
| Table 3-17 TLVDS_IBUF_ADC Port Description         | . 30 |
| Table 4-1 DFFSE Port Description                   | . 32 |
| Table 4-2 DFFSE Parameter Description              | . 33 |
| Table 4-3 DFFRE Port Description                   | . 34 |
| Table 4-4 DFFRE Parameter Description              | . 34 |
| Table 4-5 DFFPE Port Description                   | . 36 |
| Table 4-6 DFFPE Parameter Description              | . 36 |
| Table 4-7 DFFCE Port Description                   | . 37 |
| Table 4-8 DFFCE Parameter Description              | . 38 |
| Table 4-9 DLCE Port Description                    | . 39 |
| Table 4-10 DLCE Parameter Description              | . 39 |
| Table 4-11 DLPE Port Description                   | . 41 |
| Table 4-12 DLPE Parameter Description              | . 41 |
| Table 4-13 IDDR Port Description                   | . 43 |
| Table 4-14 IDDRC Port Description                  | . 44 |
|                                                    |      |

| Table 4-15 IDES4 Port Description          | .46   |
|--------------------------------------------|-------|
| Table 4-16 IDES8 Port Description          | .48   |
| Table 4-17 IDES10 Port Description         | . 51  |
| Table 4-18 IVIDEO Port Description         | . 54  |
| Table 4-19 IDES16 Port Description         | . 56  |
| Table 4-20 IDDR_MEM Port Description       | .59   |
| Table 4-21 IDES4_MEM Port Description      | 62    |
| Table 4-22 IDES8_MEM Port Description      | 64    |
| Table 4-23 IDES14 Port Description         | 67    |
| Table 4-24 IDES32 Port Description         | . 71  |
| Table 4-25 OSIDES32 Port Description       | . 76  |
| Table 4-26 OSIDES32 Parameter Description  | .76   |
| Table 4-27 ODDR Port Description           | . 79  |
| Table 4-28 ODDR Parameter Description      | . 79  |
| Table 4-29 ODDRC Port Description          | . 82  |
| Table 4-30 ODDRC Parameter Description     | . 82  |
| Table 4-31 OSER4 Port Description          | . 84  |
| Table 4-32 IDES4 Parameter Description     | . 85  |
| Table 4-33 OSER8 Port Description          | . 88  |
| Table 4-34 OSER8 Parameter Description     | . 88  |
| Table 4-35 OSER10 Port Description         | . 91  |
| Table 4-36 OVIDEO Port Description         | . 94  |
| Table 4-37 OSER16 Port Description         | . 96  |
| Table 4-38 ODDR_MEM Port Description       | . 99  |
| Table 4-39 ODDR_MEM Parameter Description  | . 100 |
| Table 4-40 OSER4_MEM Port Description      | . 102 |
| Table 4-41 OSER4_MEM Parameter Description | . 103 |
| Table 4-42 OSER8_MEM Port Description      | . 106 |
| Table 4-43 OSER8_MEM Parameter Description | . 107 |
| Table 4-44 IODELAY Port Description        | . 111 |
| Table 4-45 IODELAY Parameter Description   | . 111 |

1 About This Guide 1.1 Purpose

## 1 About This Guide

## 1.1 Purpose

Arora V Programmable IO (GPIO) User Guide provides descriptions of the level standard, banking of the input/output buffer, and input/output logic functions supported by GOWINSEMI Arora V FPGA products.

Arora V GPIO architecture and Gowin Software usage are also provided to help you better understand GPIO functions and rules.

#### 1.2 Related Documents

The latest user guides are available on the GOWINSEMI Website. You can find the related documents at <a href="https://www.gowinsemi.com">www.gowinsemi.com</a>:

- DS981, GW5AT series of FPGA Products Data Sheet
- DS<u>1103, GW5A series of FPGA Products Data Sheet</u>
- DS1104, GW5AST series of FPGA Products Data Sheet
- SUG100, Gowin Software User Guide

## 1.3 Terminology and Abbreviations

Table 1-1 shows the abbreviations and terminology used in this manual.

Table 1-1 Abbreviations and Terminology

| Terminology and Abbreviations | Meaning                         |  |
|-------------------------------|---------------------------------|--|
| Bus Keeper                    | Bus Keeper                      |  |
| CFU                           | Configurable Function Unit      |  |
| CRU                           | Configurable Routing Unit       |  |
| DDR                           | Double Data Rate                |  |
| DES                           | Deserializer                    |  |
| ELDO                          | Emulated LVDS Output            |  |
| GPIO                          | Gowin Programmable Input/Output |  |
| IOB                           | Input/Output Block              |  |
| IO Buffer                     | Input/Output Buffer             |  |

UG304-1.1E 1(115)

| Terminology and Abbreviations | Meaning            |
|-------------------------------|--------------------|
| IO Logic                      | Input/Output Logic |
| Open Drain                    | Open Drain         |
| SDR                           | Single Data Rate   |
| SER                           | Serializer         |
| TLDO                          | True LVDS Output   |

## 1.4 Support and Feedback

Gowin Semiconductor provides customers with comprehensive technical support. If you have any questions, comments, or suggestions, please feel free to contact us directly by the following ways.

Website: <a href="www.gowinsemi.com">www.gowinsemi.com</a>
E-mail: <a href="mailto:support@gowinsemi.com">support@gowinsemi.com</a>

UG304-1.1E 2(115)

## **2** GPIO Overview

The GPIO in the GOWINSEMI Arora V FPGA products meets a variety of I/O standards and supports both single-ended and differential level standards, providing an easy connection with external buses, storage devices, video applications, and other standards.

The basic blocks of the GPIO in the GOWINSEMI Arora V series of FPGA products are IOB, including I/O buffer, I/O logic, and the relevant programmable routing unit. The programmable routing unit is similar to the CRU in CFU.

As shown in Figure 2-1, each IOB contains two pins (A and B). They can be used as a differential pair or as a single-end input/output. The I/O buffer supports both single-ended and differential standards. The I/O logic supports deserializer, serializer, delay control, and byte alignment, and is suitable for high-speed data transmission. The programmable routing unit is used to inter-connect I/O blocks with other on-chip resources.

"True" "Comp"
PAD A

Buffer Pair A & B

Buffer Pair A & B

Output
Input
Routing

Routing

Routing

Figure 2-1 IOB Structure View

UG304-1.1E 3(115)

The features of the input/output blocks in Gowin Arora V FPGA are:

- V<sub>CCiO</sub> is supplied based on bank.
- Support LVCMOS, PCI, LVTTL, SSTL, HSTL, LVDS, Mini\_LVDS, RSDS, PPDS, BLVDS.
- Support MIPI level standard and MIPI I3C OpenDrain/PushPull conversion.
- Support hysteresis option for input signals
- Support drive strength option for output signals
- Support slew rate option for output signals
- Support individual bus keeper, pull-up/down resistor, and open drain output options
- Support hot socket
- I/O logic supports SDR mode and DDR mode, etc.

UG304-1.1E 4(115)

3 Input/Output Buffer 3.1 GPIO Level Standard

# 3 Input/Output Buffer

#### 3.1 GPIO Level Standard

GOWINSEMI Arora V FPGA products support both single-ended and differential standards. The single-ended standard can use built-in IO voltage as a reference voltage or any I/O voltage as an external reference voltage input. All banks in GOWINSEMI Arora V FPGA products support differential input. Emulated LVDS differential output is implemented by using external resistors and differential LVCMOS buffer output. For banks supporting true LVDS differential output and differential input matching, please see 3.2 GPIO Banking.

For the pin voltage requirements for different level standards supported by GOWINSEMI Arora V FPGA products, please refer to the "I/O Level Standards" section in the data sheet.

## 3.2 GPIO Banking

The generic attributes of GPIO are:

- All banks support emulated LVDS differential output using external resistor network.
- All banks support pull-up, pull-down, and bus-keeper settings.
- Each bank supports one kind of pin voltage.
- Each bank supports one reference voltage signal, whether it is from an external pin or from the internal reference voltage generator.

## 3.3 Power Supply Requirements

GOWINSEMI Arora V FPGA products can be powered and operated when Vcc and Vccio reach a certain threshold and power on reset signal (POR) is set. Before and during configuration, all GPIOs of the device are internally weak pull-up. After the configuration is complete, the I/O state is None, which can be configured via software. The state of CONFIG-related I/Os varies depending on the configuration mode. There are no power-on and power-off sequence requirements for core voltage and pin voltage for GOWINSEMI Arora V FPGA products.

Each bank supports one reference voltage input (VREF). Any I/O in one

UG304-1.1E 5(115)

Bank can be configured as an input reference voltage. To support I/O standards such as SSTL, HSTL, etc., each bank also provides an independent reference voltage (VREF). Users can use the VREF source (GW5AT-138 VREF 0.6V/0.675V/0.75V/0.9V, GW5A-25 VREF 0.6V/0.75V/0.9V/1.25V/1.5V) embedded in the IOB, and VCCIO-based proportion voltage (33%, 42%, 50%, 58%), or an external VREF, that is, use any I/O pin in the bank as an external VREF input.

The GPIO in GOWINSEMI Arora V FPGA includes two input/output pins, marked as A and B respectively. Pin A corresponds to the T (True) of the differential pair, and Pin B corresponds to the C (Comp) of the differential pair.

#### 3.3.1 LVCMOS Buffer Configuration

All GPIOs contain LVCMOS buffers. These LVCMOS buffers can be configured in a variety of modes to support different applications. Each LVCMOS buffer can be configured as weak pull-up, weak pull-down, and bus-keeper. The pull-up and pull-down offer a fixed characteristic, which is useful when creating wired logic such as wired ORs. The bus-keeper latches the signal in the last driven state, holding it at a valid level with minimal power consumption. Input leakage can be reduced by turning off the bus-keeper circuit.

All LVCMOS buffers have programmable drive strength. Please refer to the corresponding data sheets for the detailed drive strength of different IO standards. The drive strength of GOWINSEMI Arora V FPGA products is guaranteed with minimum drive strength for each drive setting.

The hysteresis setting is used to prevent quick successive changes of levels in a noisy environment. All LVCMOS buffers support the hysteresis setting.

When a differential pair is configured as two single-ended pins, the relative delay between the two pins is maintained at a minimum, and the signal consistency is the best.

#### 3.3.2 Differential Buffer Configuration

When a GPIO buffer is configured as a differential mode, the input hysteresis and bus-keeper will be disabled for the buffer.

All banks in Arora  $\,\mathrm{V}\,$  devices supports on-chip programmable 100 Ohm input differential matched resistance.

All the single-ended GPIO buffer pairs can be configured to support emulated LVDS differential output standards, such as LVPECL33E, MLVDS25E, BLVDS25E, etc. An off-chip impedance matching network is also required.

## 3.4 Emulated Differential Circuit Matching Network

#### 3.4.1 Emulated LVDS

GOWINSEMI Arora V FPGA products can build compatible LVDS output standards via the complementary LVCMOS output and external

UG304-1.1E 6(115)

matching network. Figure 3-1 shows the external matching network.

Figure 3-1 LVDS25E Matching Network



#### 3.4.2 Emulated LVPECL

GOWINSEMI Arora V FPGA products can build compatible LVPECL output standards via the complementary LVCMOS output and external matching network. Figure 3-2 shows the external matching network.

Figure 3-2 LVPECL Matching Network



#### 3.4.3 Emulated RSDS

GOWINSEMI Arora V FPGA products can build compatible RSDS output standards via the complementary LVCMOS output and external matching network. Figure 3-3 shows the external matching network.

**Figure 3-3 RSDSE Matching Network** 



#### 3.4.4 Emulated BLVDS

GOWINSEMI Arora V FPGA products can build compatible BLVDS output standards via the complementary LVCMOS output and external matching network. Figure 3-4 shows the external matching network.

UG304-1.1E 7(115)



**Figure 3-4 BLVDS Matching Network** 

## 3.5 GPIO Software Configuration

You can set GPIO location, attributes, etc. through Floorplanner in Gowin Software, or you can customize the CST file to achieve this. The following is a detailed description of the physical constraints supported by CST files.

#### 3.5.1 Location

Lock the physical location of GPIO:

IO LOC "xxx" H4 exclusive;

#### 3.5.2 Level Standard

Set the level standard for GPIO:

IO PORT "xxx" IO TYPE=LVCMOS18D;

#### 3.5.3 Drive Strength

Set the drive strength of output pins or IO pins:

IO PORT "xxx" DRIVE=12;

### 3.5.4 Pull Up/Pull Down

Set pull up/down modes, such as UP (pull-up), DOWN (pull down), KEEPER (bus-keeper), and NONE (high impedance).

IO PORT "xxx" PULL MODE=DOWN;

## 3.5.5 Reference Voltage

Set reference voltage for GPIO. The reference voltage can be from external pins or internal reference voltage generator.

UG304-1.1E 8(115)

IO PORT "xxx" VREF=VREF1 LOAD;

#### 3.5.6 Hysteresis

Set the hysteresis value for input pins or bidirectional IO pins. The value is NONE, H2L, L2H, HIGH from small to large in sequence.

IO PORT "xxx" HYSTERESIS=L2H;

#### 3.5.7 Open Drain

Open Drain is available for both output and bidirectional IO pins. The values are ON and OFF.

IO PORT "xxx" OPEN DRAIN=ON;

#### 3.5.8 Termination Resistors for Single-ended Signal

Set termination matching resistors for single-ended signals. The values are OFF and ON.

IO\_PORT "xxx" SINGLE\_RESISTOR=ON;

#### 3.5.9 Termination Resistor for Differential Signal

Set termination matching resistors for differential signals. The values are OFF and ON.

IO\_PORT "xxx" Diff\_RESISTOR=ON;

#### **3.5.10 PCI Clamp**

Support PCI Clamp diode ON and OFF. ON can limit the overcharge on the input and output pins.

IO PORT "xxx" PCI CLAMP=ON;

### 3.5.11 Pull-up/Pull-down Strength

Pull-up/pull-down strength setting provides different pull-up/pull-down strength on the pins, including MEDIUM, WEAK and STRONG options.

IO PORT "xxx" PULL STRENGTH=MEDIUM;

#### 3.6 GPIO Primitive

IO Buffer with buffer function includes normal buffer, emulated LVDS, and true LVDS.

#### 3.6.1 IBUF

#### **Primitive Introduction**

Input Buffer (IBUF)

UG304-1.1E 9(115)

#### **Port Diagram**

Figure 3-5 IBUF Port Diagram



#### **Port Description**

**Table 3-1 IBUF Port Description** 

| Port | I/O    | Description        |
|------|--------|--------------------|
| 1    | Input  | Data input signal  |
| 0    | Output | Data output signal |

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

```
IBUF uut(
.O(O),
.I(I)
);
```

#### **VhdI Instantiation:**

```
COMPONENT IBUF

PORT (

O:OUT std_logic;

I:IN std_logic

);

END COMPONENT;

uut:IBUF

PORT MAP (

O=>O,

|=>|
```

#### 3.6.2 **OBUF**

#### **Primitive Introduction**

Output Buffer (OBUF).

UG304-1.1E 10(115)

#### **Port Diagram**

#### Figure 3-6 OBUF Port Diagram



#### **Port Description**

#### **Table 3-2 OBUF Port Description**

| Port | I/O    | Description        |
|------|--------|--------------------|
| 1    | Input  | Data input signal  |
| 0    | Output | Data output signal |

#### **Primitive Instantiation**

OBUF uut(

#### **Verilog Instantiation:**

```
.O(O),
.I(I)
);
VhdI Instantiation:
COMPONENT OBUF
PORT (
O:OUT std_logic;
I:IN std_logic
);
END COMPONENT;
uut:OBUF
PORT MAP (
```

O=>O,

|=>|

);

#### 3.6.3 TBUF

#### **Primitive Introduction**

Output Buffer with Tristate Control (TBUF), active-low.

UG304-1.1E 11(115)

#### **Port Diagram**

**Figure 3-7 TBUF Port Diagram** 



#### **Port Description**

**Table 3-3 TBUF Port Description** 

| Port | I/O    | Description                   |
|------|--------|-------------------------------|
| I    | Input  | Data input signal             |
| OEN  | Input  | Output tristate enable signal |
| 0    | Output | Data output signal            |

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

```
TBUF uut(
         .O(O),
         .l(l),
         .OEN(OEN)
  );
VhdI Instantiation:
```

```
COMPONENT TBUF
   PORT (
         O:OUT std_logic;
         I:IN std_logic;
         OEN:IN std_logic
   );
END COMPONENT;
uut:TBUF
     PORT MAP (
        O=>O,
        I=>I,
       OEN=>OEN
```

UG304-1.1E 12(115)

);

#### **3.6.4 IOBUF**

#### **Primitive Introduction**

Bidirectional buffer (IOBUF) is used as an input buffer when OEN is high and used as an output buffer when ONE is low.

#### **Port Diagram**

Figure 3-8 IOBUF Port Diagram



#### **Port Description**

**Table 3-4 IOBUF Port Description** 

| Port | I/O    | Description                              |
|------|--------|------------------------------------------|
| 1    | Input  | Data input signal                        |
| OEN  | Input  | Output tristate enable signal            |
| Ю    | Inout  | Input and output signals, bidirectional. |
| 0    | Output | Data output signal                       |

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

UG304-1.1E 13(115)

```
END COMPONENT;
uut:IOBUF
PORT MAP(
O=>O,
IO=>IO,
I=>I,
OEN=> OEN
```

#### 3.6.5 LVDS Input Buffer

#### **Primitive Introduction**

LVDS includes TLVDS\_IBUF.

True LVDS Input Buffer (TLVDS\_IBUF).

#### **Port Diagram**

#### Figure 3-9 TLVDS\_IBUF Port Diagram



#### **Port Description**

#### Table 3-5 TLVDS\_IBUF Port Description

|      | 1      |                                  |
|------|--------|----------------------------------|
| Port | I/O    | Description                      |
| 1    | Input  | Differential input A port signal |
| IB   | Input  | Differential input B port signal |
| 0    | Output | Data output signal               |

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

```
TLVDS_IBUF uut(
.O(O),
.I(I),
.IB(IB)
);
```

#### **VhdI Instantiation:**

```
COMPONENT TLVDS_IBUF
PORT (
```

UG304-1.1E 14(115)

```
O:OUT std_logic;
I:IN std_logic;
IB:IN std_logic
);
END COMPONENT;
uut:TLVDS_IBUF
PORT MAP(
O=>O,
I=>I,
IB=>IB
);
```

#### 3.6.6 LVDS Ouput Buffer

#### **Primitive Introduction**

LVDS includes TLVDS\_OBUF and ELVDS\_OBUF.
True LVDS Output Buffer (TLVDS\_OBUF).
Emulated LVDS Output Buffer (ELVDS\_OBUF).

#### **Port Diagram**

#### Figure 3-10 TLVDS\_OBUF/ELVDS\_OBUF Port Diagram



#### **Port Description**

#### Table 3-6 TLVDS\_OBUF/ELVDS\_OBUF Port Description

| Port | I/O    | Description                  |
|------|--------|------------------------------|
| 1    | Input  | Data input signal            |
| ОВ   | Output | Differential output B signal |
| 0    | Output | Differential output A signal |

#### **Primitive Instantiation**

**Example One** 

#### **Verilog Instantiation:**

```
TLVDS_OBUF uut(
.O(O),
.OB(OB),
.I(I)
```

UG304-1.1E 15(115)

```
);
Vhdl Instantiation:
  COMPONENT TLVDS_OBUF
      PORT (
             O:OUT std logic;
             OB:OUT std_logic;
             I:IN std_logic
      );
  END COMPONENT;
  uut:TLVDS_OBUF
        PORT MAP(
           O=>O,
           OB=>OB,
           |=> |
       );
  Example Two
Verilog Instantiation:
  ELVDS_OBUF uut(
        .O(O),
        .OB(OB),
        .l(l)
  );
Vhdl Instantiation:
  COMPONENT ELVDS_OBUF
      PORT (
             O:OUT std logic;
             OB:OUT std_logic;
             I:IN std_logic
      );
  END COMPONENT;
  uut:ELVDS_OBUF
         PORT MAP(
            O=>O,
            OB=>OB,
            I=> I
```

UG304-1.1E 16(115)

);

#### 3.6.7 LVDS Tristate Buffer

#### **Primitive Introduction**

LVDS tristate buffer includes TLVDS\_TBUF and ELVDS\_TBUF.

True LVDS Tristate Buffer (TLVDS\_TBUF), active-low.

Emulated LVDS Tristate Buffer (ELVDS\_TBUF), active-low

#### **Port Diagram**

#### Figure 3-11 TLVDS\_TBUF/ELVDS\_TBUF Port Diagram



#### **Port Description**

#### Table 3-7 TLVDS\_TBUF/ELVDS\_TBUF Port Description

| Port | I/O    | Description                       |
|------|--------|-----------------------------------|
| I    | Input  | Data input signal                 |
| OEN  | Input  | Output tristate enable signal     |
| ОВ   | Output | Differential B port output signal |
| 0    | Output | Differential A port output signal |

#### **Primitive Instantiation**

Example One

#### **Verilog Instantiation:**

```
TLVDS_TBUF uut(
.O(O),
.OB(OB),
.I(I),
.OEN(OEN)
);
```

#### **Vhdl Instantiation:**

```
COMPONENT TLVDS_TBUF
PORT (
O:OUT std_logic;
OB:OUT std_logic;
I:IN std_logic;
OEN:IN std_logic
```

UG304-1.1E 17(115)

```
);
  END COMPONENT;
  uut:TLVDS_TBUF
         PORT MAP(
            O=>O,
            OB=>OB,
            I=> I,
            OEN=>OEN
        );
  Example Two
Verilog Instantiation:
  ELVDS_TBUF uut(
     .O(O),
     .OB(OB),
     .l(I),
     .OEN(OEN)
  );
Vhdl Instantiation:
  COMPONENT ELVDS_TBUF
      PORT (
             O:OUT std logic;
             OB:OUT std_logic;
            I:IN std_logic;
             OEN:IN std_logic
      );
  END COMPONENT;
  uut:ELVDS_TBUF
         PORT MAP(
            O=>O,
            OB=>OB,
            |=> |,
            OEN=>OEN
         );
```

UG304-1.1E 18(115)

#### 3.6.8 LVDS Inout Buffer

#### **Primitive Introduction**

The LVDS inout buffer includes TLVDS\_IOBUF and ELVDS\_IOBUF.

True LVDS Bidirectional Buffer (TLVDS\_IOBUF) is used as true differential input buffer when OEN is high and used as true differential output buffer when OEN is low.

Emulated LVDS bi-directional Buffer (ELVDS\_IOBUF) is used as emulated differential input buffer when OEN is high and used as emulated differential output buffer when OEN is low.

#### **Port Diagram**

Figure 3-12 TLVDS\_IOBUF/ELVDS\_IOBUF Port Diagram



#### **Port Description**

Table 3-8 TLVDS\_IOBUF/ELVDS\_IOBUF Port Description

| Port | I/O    | Description                   |
|------|--------|-------------------------------|
| 1    | Input  | Data input signal             |
| OEN  | Input  | Output tristate enable signal |
| 0    | Output | Data output signal            |
| IOB  | Inout  | Differential B input/output   |
| Ю    | Inout  | Differential A input/output   |

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

```
ELVDS_IOBUF uut(
.O(O),
.IO(IO),
.IOB(IOB),
.I(I),
.OEN(OEN)
);

Vhdl Instantiation:

COMPONENT ELVDS_IOBUF
PORT (
O:OUT std logic;
```

UG304-1.1E 19(115)

```
IO:INOUT std_logic;
IOB:INOUT std_logic;
I:IN std_logic;
OEN:IN std_logic
);
END COMPONENT;
uut:ELVDS_IOBUF
PORT MAP(
O=>O,
IO=>IO,
IOB=>IOB,
I=> I,
OEN=>OEN
);
```

#### **3.6.9 MIPI IBUF**

#### **Primitive Introduction**

MIPI Input Buffer (MIPI\_IBUF) includes HS input mode and LP bidirection mode, and HS mode supports dynamic resistance configuration.

#### **Functional Description**

MIPI\_IBUF supports LP and HS mode. IO and IOB are connected to pad.

LP mode supports bidirection; when OEN is low, I is input and IO is output; when OEN is high, IO is input and OL is output; when OENB is low, IB is input and IOB is output; when OENB is high, IOB is input and OB is output.

HS mode: IO and IOB are the differential inputs. OH is the output; HSREN controls the termination resistor. HSEH controls HS mode enable.

#### **Port Diagram**

Figure 3-13 MIPI\_IBUF Port Diagram



UG304-1.1E 20(115)

#### **Port Description**

Table 3-9 MIPI\_IBUF Port Description

| Port  | I/O    | Description                                                                                                                           |  |
|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| 1     | Input  | In LP mode, I is the input when OEN is low.                                                                                           |  |
| IB    | Input  | In LP mode, IB is the input when OENB is low.                                                                                         |  |
| HSREN | Input  | In HS mode, controls termination resistor.                                                                                            |  |
| HSEN  | Input  | Enable HS mode                                                                                                                        |  |
| OEN   | Input  | In LP mode, inputs/outputs tristate control signal.                                                                                   |  |
| OENB  | Input  | In LP mode, inputs/outputs tristate control signal.                                                                                   |  |
| ОН    | Output | In HS mode, data output signal.                                                                                                       |  |
| OL    | Output | In LP mode, OL is the output when OEN is high.                                                                                        |  |
| ОВ    | Output | In LP mode, OB is the output when OENB is high.                                                                                       |  |
| Ю     | Inout  | <ul> <li>In LP mode, IO is output when OEN is low and input when OEN is high.</li> <li>In HS mode, IO is input.</li> </ul>            |  |
| IOB   | Inout  | <ul> <li>In LP mode, IOB is output when OENB is low and IOB is input when OENB is high.</li> <li>In HS mode, IOB is input.</li> </ul> |  |

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

```
MIPI_IBUF uut(
     .OH(OH),
     .OL(OL),
     .OB(OB),
     .IO(IO),
     .IOB(IOB),
     .l(I),
     .IB(IB),
     .OEN(OEN),
     .OENB(OENB),
     .HSEN(HSEN),
     .HSREN(HSREN)
  );
VhdI Instantiation:
  COMPONENT MIPI_IBUF
      PORT (
            OH:OUT std_logic;
```

UG304-1.1E 21(115)

```
OL: OUT std logic;
          OB:OUT std logic;
          IO:INOUT std logic;
          IOB:INOUT std logic;
          I:IN std logic;
          IB:IN std logic;
          OEN: IN std logic;
          OENB: IN std logic;
          HSEN: IN std logic;
          HSREN: IN std logic
    );
END COMPONENT;
uut: MIPI IBUF
       PORT MAP(
          OH=>OH,
          OL=>OL,
          OB=>OB.
          IO=>IO,
          IOB=>IOB.
          |=>|.
          IB=>IB,
          OEN=>OEN,
          OENB=>OENB,
          HSEN=>HSEN,
          HSREN=>HSREN
      );
```

#### 3.6.10 MIPI\_OBUF\_A

#### **Primitive Introduction**

MIPI Output Buffer with IL Signal (MIPI\_OBUF\_A) includes HS mode and LP modes.

When MODESEL is high, MIPI\_OBUF\_A is in the HS mode; when MODESEL is low, MIPI\_OBUF\_A is in the LP mode.

#### **Device Supported**

Table 3-10 MIPI\_OBUF\_A Device Supported

| Product Family | Series | Device  |
|----------------|--------|---------|
| Arora          | GW5A   | GW5A-25 |

UG304-1.1E 22(115)

#### **Port Diagram**

#### Figure 3-14 MIPI\_OBUF\_A Port Diagram



#### **Port Description**

Table 3-11 MIPI\_OBUF\_A Port Description

| Port    | I/O    | Description                                                                                        |
|---------|--------|----------------------------------------------------------------------------------------------------|
| 1       | Input  | In HS mode, I is the input signal of A.                                                            |
| IB      | Input  | In LP mode, IB is the input signal of B.                                                           |
| IL      | Input  | In LP mode, IL is the input signal of A.                                                           |
| MODESEL | Input  | Mode selected, HS or LP.                                                                           |
| 0       | Output | Data output signal of A, differential output of A in HS mode, single-ended output of A in LP mode. |
| ОВ      | Output | Data output signal of B, differential output of B in HS mode, single-ended output of B in LP mode. |

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

```
MIPI_OBUF_A uut(
     .O(O),
     .OB(OB),
     .l(I),
     .IB(IB),
     .IL(IL),
     .MODESEL(MODESEL)
  );
VhdI Instantiation:
  COMPONENT MIPI_OBUF_A
      PORT (
              O:OUT std_logic;
              OB:OUT std logic;
                      I:IN std_logic;
                      IB:IN std_logic;
              IL: IN std_logic;
```

UG304-1.1E 23(115)

```
MODESEL:IN std_logic
);
END COMPONENT;
uut: MIPI_OBUF_A
PORT MAP(
O=>O,
OB=>OB,
I=>I,
IB=>IB,
IL=>IL,
MDOESEL=>MODESEL
);
```

#### 3.6.11 I3C\_IOBUF

#### **Primitive Introduction**

I3C bidirectional Buffer (I3C\_IOBUF) includes Normal mode and I3C mode.

I3C\_IOBUF is used as a bidirectional buffer when MODESEL is high and used as a normal buffer when MODESEL is low.

#### **Port Diagram**

Figure 3-15 I3C\_IOBUF Port Diagram



#### **Port Description**

Table 3-12 I3C\_IOBUF Port Description

| Ports   | I/O    | Description                                   |
|---------|--------|-----------------------------------------------|
| I       | Input  | Data input signal                             |
| Ю       | Inout  | Input and output signal, bidirectional.       |
| MODESEL | Input  | Mode selected signal, Normal mode or I3C mode |
| 0       | Output | Data output signal                            |

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

```
I3C_IOBUF uut(
.O(O),
```

UG304-1.1E 24(115)

```
.IO(IO),
     .l(I),
     .MODESEL(MODESEL)
  );
Vhdl Instantiation:
  COMPONENT I3C_IOBUF
      PORT (
             O:OUT std_logic;
             IO:INOUT std_logic;
         I:IN std_logic;
             MODESEL: IN std_logic
      );
  END COMPONENT;
  uut: I3C_IOBUF
         PORT MAP (
             O=>O,
                IO=>IO,
            I=>I,
                MDOESEL=>MODESEL
        );
```

#### 3.6.12 IBUF\_R

#### **Primitive Introduction**

Input buffer with dynamic ODT (IBUF\_R).

#### **Port Diagram**

Figure 3-16 IBUF\_R Port Diagram



#### **Port Description**

Table 3-13 IBUF\_R Port Description

| Port | I/O    | Description                 |
|------|--------|-----------------------------|
| 1    | Input  | Data input signal           |
| RTEN | Input  | Dynamic enable ODT resistor |
| 0    | Output | Data output signal          |

UG304-1.1E 25(115)

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

#### **Vhdl Instantiation:**

#### 3.6.13 IOBUF R

#### **Primitive Introduction**

Bidirectional buffer with dynamic ODT (IOBUF\_R).

#### **Port Diagram**

Figure 3-17 IOBUF\_R Port Diagram



#### **Port Description**

Table 3-14 IOBUF\_R Port Description

| Port | I/O   | Description       |
|------|-------|-------------------|
| 1    | Input | Data input signal |

UG304-1.1E 26(115)

3 Input/Output Buffer 3.6 GPIO Primitive

| Port | I/O    | Description                         |
|------|--------|-------------------------------------|
| OEN  | Input  | Output tristate enable signal       |
| RTEN | Input  | Dynamic enable ODT resistor         |
| 0    | Output | Data output signal                  |
| Ю    | Inout  | Input/output signal, bidirectional. |

#### **Primitive Instantiation**

# **Verilog Instantiation:**

```
IOBUF_R uut(
        .O(O),
        .IO(IO),
        .l(l),
        .OEN(OEN),
        .RTEN(RTEN)
  );
VhdI Instantiation:
  COMPONENT IOBUF_R
      PORT (
            O:OUT std_logic;
            IO:INOUT std_logic;
                     I:IN std_logic;
                    OEN:IN std_logic;
            RTEN:IN std_logic
      );
  END COMPONENT;
  uut:IOBUF R
        PORT MAP(
           O=>O,
          IO=>IO,
           |=>|,
           OEN=> OEN,
          RTEN=>RTEN
        );
```

UG304-1.1E 27(115)

3 Input/Output Buffer 3.6 GPIO Primitive

# 3.6.14 ELVDS\_IOBUF\_R

#### **Primitive Introduction**

Emulated LVDS bidrectional buffer with dynamic ODT (ELVDS\_IOBUF\_R).

#### **Port Diagram**

#### Figure 3-18 ELVDS\_IOBUF\_R Port Diagram



# **Port Description**

Table 3-15 ELVDS\_IOBUF\_R Port Description

| Port | I/O    | Description                                 |
|------|--------|---------------------------------------------|
| 1    | Input  | Data input signal                           |
| OEN  | Input  | Output tristate enable signal               |
| RTEN | Input  | Dynamic enable ODT resistor                 |
| Ю    | Inout  | A differential input/output, bidirectional. |
| IOB  | Inout  | B differential input/output, bidirectional. |
| 0    | Output | Data output signal                          |

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

```
ELVDS_IOBUF_R uut(
.O(O),
.IO(IO),
.IOB(IOB),
.I(I),
.OEN(OEN),
.RTEN(RTEN)
);

VhdI Instantiation:

COMPONENT ELVDS_IOBUF_R
PORT (
O:OUT std_logic;
IO:INOUT std_logic;
IOB:INOUT std_logic;
```

UG304-1.1E 28(115)

3 Input/Output Buffer 3.6 GPIO Primitive

```
I:IN std_logic;
OEN:IN std_logic;
RTEN:IN std_logic;
);
END COMPONENT;
uut:ELVDS_IOBUF_R
PORT MAP(
O=>O,
IO=>IO,
IOB=>IOB,
I=> I,
OEN=>OEN,
RTEN=>RTEN
);
```

# 3.6.15 TLVDS\_IBUF\_ADC

#### **Primitive Introduction**

True LVDS input buffer is used in conjunction with the ADC module to implement the ADC dynamic voltage source selection (TLVDS\_IBUF\_ADC).

# **Device Supported**

Table 3-16 TLVDS\_IBUF\_ADC Device Supported

| Product Family | Series | Device      |  |
|----------------|--------|-------------|--|
|                | GW5AT  | GW5AT-138   |  |
| Arora          | GW5AST | GW5AST-138B |  |
|                | GW5A   | GW5A-25     |  |

# **Port Diagram**

Figure 3-19 TLVDS\_IBUF\_ADC Port Diagram



UG304-1.1E 29(115)

3 Input/Output Buffer 3.6 GPIO Primitive

# **Port Description**

Table 3-17 TLVDS\_IBUF\_ADC Port Description

| Port  | I/O   | Description                    |
|-------|-------|--------------------------------|
| 1     | Input | Differential input signal of A |
| IB    | Input | Differential input signal of B |
| ADCEN | Input | ADC dynamic enable signal      |

#### **Primitive Instantiation**

);

# **Verilog Instantiation:**

```
TLVDS_IBUF_ADC uut(
      .ADCEN(ADCEN),
     .IB(IB),
      .I(I)
  );
VhdI Instantiation:
  COMPONENT TLVDS_IBUF_ADC
      PORT (
            ADCEN:IN std_logic;
           IB:IN std_logic;
            I:IN std_logic
      );
  END COMPONENT;
  uut: TLVDS IBUF ADC
        PORT MAP(
          ADCEN=>ADCEN,
          IB=>IB,
          |=>|
```

UG304-1.1E 30(115)

# 4 Input/Output Logic

I/O logic in GOWINSEMI Arora V FPGA products supports SDR and DDR modes, etc. In each mode, pin control (or pin differential signal pairs) can be configured as output signal, input signal, bidirectional signal and tristate output signal (output signal with tristate control).

Figure 4-1 shows the output of the I/O logic in GOWINSEMI Arora V FPGA products.

Figure 4-1 I/O Logic View-Output OTMUX **TRIREG** TO **GND ODMUX** Q0 **OSER ODELMUX** ISI **OREG** ✓ PAD Dĺ DO **IODELAY** Logic View-Output

Figure 4-2 shows the input of the I/O logic in GOWINSEMI Arora  $\rm V$  FPGA products.

UG304-1.1E 31(115)

Figure 4-2 I/O Logic View-Input



#### Note!

CI is the GCLK input signal and cannot connect to Fabric; DI is directly entered into Fabric.

# 4.1 SDR Mode

The input/output logic supports SDR mode and provides input register (IREG), output register (OREG) and tristate control register (TRIREG), the functions of which are the same as FF/LATCH in CFU. The FF/LATCH can be used as lologic when the input D of the FF/LATCH is driven by a Buffer/IODELAY that does not drive other lologics, or when the output Q of the FF/LATCH only drives a Buffer/IODELAY and the Buffer is not a MIPI Buffer.

#### **4.1.1 DFFSE**

#### **Primitive Introduction**

D Flip-Flop with Clock Enable and Synchronous Set (DFFSE), triggered by the rising edge, is a D flip-flop with clock enable and synchronous set.

#### Port Diagram

Figure 4-3 DFFSE Port Diagram



#### **Port Description**

**Table 4-1 DFFSE Port Description** 

| Port | I/O   | Description        |
|------|-------|--------------------|
| D    | Input | Data input signal  |
| CLK  | Input | Clock Input signal |

UG304-1.1E 32(115)

| Port | I/O    | Description                          |
|------|--------|--------------------------------------|
| SET  | Input  | Synchronous set signal, active-high. |
| CE   | Input  | Clock enable signal                  |
| Q    | Output | Data output signal                   |

# **Parameter Description**

**Table 4-2 DFFSE Parameter Description** 

| Name | Value | Default | Description         |
|------|-------|---------|---------------------|
| INIT | 1'b1  | 1'b1    | DFFSE initial value |

#### **Primitive Instantiation**

```
Verilog Instantiation:
```

```
DFFSE instName (
        .D(D),
        .CLK(CLK),
        .SET(SET),
        .CE(CE),
        .Q(Q)
  );
  defparam instName.INIT=1'b1;
Vhdl Instantiation:
  COMPONENT DFFSE
         GENERIC (INIT:bit:='1');
         PORT(
                Q:OUT std logic;
                D:IN std_logic;
                CLK:IN std_logic;
                SET:IN std_logic;
                CE:IN std_logic
         );
  END COMPONENT;
  uut:DFFSE
        GENERIC MAP(INIT=>'1')
        PORT MAP (
            Q=>Q,
```

UG304-1.1E 33(115)

```
D=>D,
CLK=>CLK,
SET=>SET,
CE=>CE
```

#### **4.1.2 DFFRE**

#### **Primitive Introduction**

D Flip-Flop with Clock Enable and Synchronous Reset (DFFRE), triggered by the rising edge, is a D flip-flop with clock enable and synchronous reset.

# **Port Diagram**

Figure 4-4 DFFRE Port Diagram



# **Port Description**

**Table 4-3 DFFRE Port Description** 

| Port  | I/O    | Description                            |
|-------|--------|----------------------------------------|
| D     | Input  | Data input signal                      |
| CLK   | Input  | Clock Input signal                     |
| RESET | Input  | Synchronous reset signal, active-high. |
| CE    | Input  | Clock enable signal                    |
| Q     | Output | Data output signal                     |

#### **Parameter Description**

**Table 4-4 DFFRE Parameter Description** 

| Name | Value | Default | Description         |
|------|-------|---------|---------------------|
| INIT | 1'b0  | 1'b0    | DFFRE initial value |

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

DFFRE instName (

UG304-1.1E 34(115)

```
.D(D),
      .CLK(CLK),
      .RESET(RESET),
      .CE(CE),
      .Q(Q)
  );
  defparam instName.INIT=1'b0;
VhdI Instantiation:
  COMPONENT DFFRE
         GENERIC (INIT:bit:='0');
         PORT(
               Q:OUT std_logic;
               D:IN std logic;
                   CLK:IN std_logic;
                   RESET: IN std logic;
                   CE:IN std_logic
        );
  END COMPONENT;
  uut:DFFRE
        GENERIC MAP(INIT=>'0')
        PORT MAP (
            Q=>Q,
            D=>D,
            CLK=>CLK,
            RESET=>RESET,
            CE=>CE
         );
```

#### **4.1.3 DFFPE**

#### **Primitive Introduction**

D Flip-Flop with Clock Enable and Asynchronous Preset (DFFPE), triggered by the rising edge, is a D flip-flop with clock enable and asynchronous preset.

UG304-1.1E 35(115)

# **Port Diagram**

# Figure 4-5 DFFPE Port Diagram



# **Port Description**

**Table 4-5 DFFPE Port Description** 

| Port  | I/O    | Description                              |
|-------|--------|------------------------------------------|
| D     | Input  | Data input signal                        |
| CLK   | Input  | Clock Input signal                       |
| RESET | Input  | Asynchronous preset signal, active-high. |
| CE    | Input  | Clock enable signal                      |
| Q     | Output | Data output signal                       |

# **Parameter Description**

**Table 4-6 DFFPE Parameter Description** 

| Name | Value | Default | Description         |
|------|-------|---------|---------------------|
| INIT | 1'b1  | 1'b1    | DFFPE initial value |

#### **Primitive Instantiation**

# **Verilog Instantiation:**

```
DFFPE instName (
       .D(D),
       .CLK(CLK),
       .PRESET(PRESET),
       .CE(CE),
       .Q(Q)
  );
  defparam instName.INIT=1'b1;
VhdI Instantiation:
```

```
COMPONENT DFFPE
      GENERIC (INIT:bit:='1');
```

UG304-1.1E 36(115)

```
PORT(
             Q:OUT std_logic;
             D:IN std_logic;
             CLK: IN std logic;
             PRESET: IN std logic;
             CE:IN std_logic
       );
END COMPONENT;
uut:DFFPE
      GENERIC MAP(INIT=>'1')
      PORT MAP (
          Q=>Q,
         D=>D.
          CLK=>CLK,
          PRESET=>PRESET.
          CE=>CE
     );
```

# **4.1.4 DFFCE**

#### **Primitive Introduction**

D Flip-Flop with Clock Enable and Asynchronous Clear (DFFCE), triggered by the rising edge, is a D flip-flop with clock enable and asynchronous clear.

#### Port Diagram

Figure 4-6 DFFCE Port Diagram



# **Port Description**

**Table 4-7 DFFCE Port Description** 

| Port | I/O   | Description        |
|------|-------|--------------------|
| D    | Input | Data input signal  |
| CLK  | Input | Clock Input signal |

UG304-1.1E 37(115)

| Port  | I/O                                           | Description         |
|-------|-----------------------------------------------|---------------------|
| CLEAR | Input Asynchronous clear signal, active-high. |                     |
| CE    | Input                                         | Clock enable signal |
| Q     | Output                                        | Data output signal  |

# **Parameter Description**

**Table 4-8 DFFCE Parameter Description** 

| Name | Value | Default | Description         |
|------|-------|---------|---------------------|
| INIT | 1'b0  | 1'b0    | DFFCE initial value |

#### **Primitive Instantiation**

```
Verilog Instantiation:
```

```
DFFCE instName (
      .D(D),
     .CLK(CLK),
     .CLEAR(CLEAR),
      .CE(CE),
      .Q(Q)
  );
  defparam instName.INIT=1'b0;
VhdI Instantiation:
  COMPONENT DFFCE
         GENERIC (INIT:bit:='0');
         PORT(
               Q:OUT std logic;
               D:IN std_logic;
                   CLK:IN std_logic;
                   CLEAR:IN std_logic;
                   CE:IN std_logic
         );
  END COMPONENT;
  uut:DFFCE
        GENERIC MAP(INIT=>'0')
        PORT MAP (
            Q=>Q,
```

UG304-1.1E 38(115)

```
D=>D,
CLK=>CLK,
CLEAR=>CLEAR,
CE=>CE
```

#### 4.1.5 DLCE

#### **Primitive Introduction**

Data Latch with Asynchronous Clear and Latch Enable (DLCE) is a data latch with asynchronous clear and latch enable, and the control signal G is active high.

# **Port Diagram**

Figure 4-7 DLCE Port Diagram



#### **Port Description**

**Table 4-9 DLCE Port Description** 

| - WO 10 1 9 2 2 2 2 1 010 2 00011 1 1 1 1 1 |        |                                         |  |
|---------------------------------------------|--------|-----------------------------------------|--|
| Port                                        | I/O    | Description                             |  |
| D                                           | Input  | Data input signal                       |  |
| CLEAR                                       | Input  | Asynchronous clear signal, active-high. |  |
| G                                           | Input  | Data control signal, active-high.       |  |
| GE                                          | Input  | Data control enable signal              |  |
| Q                                           | Output | Data output signal                      |  |

# **Parameter Description**

**Table 4-10 DLCE Parameter Description** 

| Name | Value | Default | Description        |
|------|-------|---------|--------------------|
| INIT | 1'b0  | 1'b0    | DLCE initial value |

#### **Primitive Instantiation**

# **Verilog Instantiation:**

DLCE instName (

UG304-1.1E 39(115)

```
.D(D),
       .CLEAR(CLEAR),
       .G(G),
       .GE(GE),
       .Q(Q)
  );
  defparam instName.INIT=1'b0;
VhdI Instantiation:
  COMPONENT DLCE
         GENERIC (INIT:bit:='0');
         PORT(
                Q:OUT std_logic;
                D:IN std logic;
                G:IN std_logic;
                GE:IN std logic;
                CLEAR: IN std_logic
         );
  END COMPONENT;
  uut:DLCE
        GENERIC MAP(INIT=>'0')
        PORT MAP (
            Q=>Q,
            D=>D,
            G=>G.
            GE=>GE,
            CLEAR=>CLEAR
        );
```

#### 4.1.6 DLPE

#### **Primitive Introduction**

Data Latch with Asynchronous Preset and Latch Enable (DLPE) is a data latch with asynchronous preset and latch enable, and the control signal G is active high.

UG304-1.1E 40(115)

# **Port Diagram**

# Figure 4-8 DLPE Port Diagram



# **Port Description**

#### **Table 4-11 DLPE Port Description**

| Port   | I/O    | Description                              |  |
|--------|--------|------------------------------------------|--|
| D      | Input  | Data input signal                        |  |
| PRESET | Input  | Asynchronous preset signal, active-high. |  |
| G      | Input  | Data control signal, active-high.        |  |
| GE     | Input  | Data control enable signal               |  |
| Q      | Output | Data output signal                       |  |

# **Parameter Description**

#### **Table 4-12 DLPE Parameter Description**

| Name | Value | Default | Description        |
|------|-------|---------|--------------------|
| INIT | 1'b1  | 1'b1    | DLPE initial value |

#### **Primitive Instantiation**

# **Verilog Instantiation:**

```
DLPE instName (
.D(D),
.PRESET(PRESET),
.G(G),
.GE(GE),
.Q(Q)
);
defparam instName.INIT=1'b1;
```

#### **VhdI Instantiation:**

**COMPONENT DLPE** 

UG304-1.1E 41(115)

```
GENERIC (INIT:bit:='1');
       PORT(
             Q:OUT std logic;
             D:IN std logic;
             G:IN std logic;
             GE:IN std logic;
             PRESET: IN std_logic
       );
END COMPONENT;
uut:DLPE
      GENERIC MAP(INIT=>'1')
      PORT MAP (
          Q=>Q,
          D=>D.
          G=>G.
      GE=>GE,
          PRESET =>PRESET
     );
```

# 4.2 DDR Mode Input Logic

#### 4.2.1 IDDR

#### **Primitive Introduction**

Input Double Data Rate (IDDR)

#### **Functional Description**

Output data is provided to FPGA logic at the same clock edge in IDDR mode. IDDR logic diagram is as shown in Figure 4-9 and its timing diagram is as shown in Figure 4-10.

Figure 4-9 IDDR Logic Diagram



UG304-1.1E 42(115)





# **Port Diagram**

Figure 4-11 IDDR Port Diagram



# **Port Description**

**Table 4-13 IDDR Port Description** 

| Port  | I/O    | Description             |
|-------|--------|-------------------------|
| D     | Input  | IDDR data input signal  |
| CLK   | Input  | Clock input signal      |
| Q0,Q1 | Output | IDDR data output signal |

#### **Connection Rule**

Input D of IDDR can be directly from IBUF or from the output DO of IODELAY module.

#### **Primitive Instantiation**

The primitive can be instantiated directly.

#### **Verilog Instantiation:**

```
IDDR uut(
     .Q0(Q0),
     .Q1(Q1),
     .D(D),
     .CLK(CLK)
);
```

UG304-1.1E 43(115)

#### **Vhdl Instantiation:**

```
COMPONENT IDDR

PORT(

Q0:OUT std_logic;
Q1:OUT std_logic;
D:IN std_logic;
CLK:IN std_logic
);
END COMPONENT;
uut:IDDR

PORT MAP (
Q0=>Q0,
Q1=>Q1,
D=>D,
CLK=>CLK
);
```

#### **4.2.2 IDDRC**

#### **Primitive Introduction**

Dual Data Rate Input with Asynchronous Clear (IDDRC) is similar to IDDR to realize double data rate input and can be reset asynchronously.

# **Functional Description**

Output data is provided to FPGA logic at the same clock edge in IDDRC mode.

#### Port Diagram

Figure 4-12 IDDRC Port Diagram



# **Port Description**

#### **Table 4-14 IDDRC Port Description**

|       | - I    |                                               |
|-------|--------|-----------------------------------------------|
| Port  | I/O    | Description                                   |
| D     | Input  | IDDRC data input signal                       |
| CLK   | Input  | Clock input signal                            |
| CLEAR | Input  | Asynchronous reset input signal, active-high. |
| Q0,Q1 | Output | IDDRC data output signal                      |

UG304-1.1E 44(115)

#### **Connection Rule**

Data input D of IDDRC can be directly from IBUF or from the output DO of IODELAY module.

#### **Primitive Instantiation**

The primitive can be instantiated directly.

```
Verilog Instantiation:
```

```
IDDRC uut(
       .Q0(Q0),
       .Q1(Q1),
       .D(D),
       .CLK(CLK),
       .CLEAR(CLEAR)
  );
Vhdl Instantiation:
  COMPONENT IDDRC
         PORT(
               Q0:OUT std_logic;
               Q1:OUT std logic;
               D:IN std logic;
                          CLEAR:IN std_logic;
               CLK:IN std logic
        );
  END COMPONENT;
  uut:IDDRC
     PORT MAP (
            Q0 = Q0
            Q1=>Q1,
            D=>D,
            CLEAR=>CLEAR,
            CLK=>CLK
        );
```

#### 4.2.3 IDES4

#### **Primitive Introduction**

The 1 to 4 Deserializer (IDES4) is a deserializer of 1 bit serial input and 4 bits parallel output.

UG304-1.1E 45(115)

#### **Functional Description**

IDES4 mode realizes 1:4 serial parallel conversion and output data is provided to FPGA logic at the same clock edge. CALIB is supported to adjust the sequence of output data. The data is shifted by one bit per pulse. After four shifts, the data output will be the same as the data before the shift. CALIB Timing diagram is as shown in Figure 4-13.

Figure 4-13 CALIB Timing Diagram



#### Note!

The pulse width and timing of the CALIB signal in the example are for reference only and can be adjusted as needed, the pulse width is equal to or greater than T<sub>PCLK</sub>.

PCLK is usually obtained by FCLK frequency division:

$$f_{PCLK} = 1/2 f_{FCLK}$$

# **Port Diagram**

Figure 4-14 IDES4 Port Diagram



#### **Port Description**

**Table 4-15 IDES4 Port Description** 

| Port  | I/O   | Description                                                            |
|-------|-------|------------------------------------------------------------------------|
| D     | Input | IDES4 data input signal                                                |
| FCLK  | Input | High speed clock Input signal                                          |
| PCLK  | Input | Primary clock input signal                                             |
| CALIB | Input | CALIB signal, used to adjust the sequence of output data, active-high. |

UG304-1.1E 46(115)

| Port  | I/O    | Description                                   |
|-------|--------|-----------------------------------------------|
| RESET | Input  | Asynchronous reset input signal, active-high. |
| Q3=Q0 | Output | IDES4 data output signal                      |

#### **Connection Rule**

Data input D of IDES4 can be directly from IBUF or from the output DO of IODELAY module.

#### **Primitive Instantiation**

The primitive can be instantiated directly.

# **Verilog Instantiation:**

```
IDES4 uut(
      .Q0(Q0),
      .Q1(Q1),
      .Q2(Q2),
      .Q3(Q3),
      .D(D),
      .FCLK(FCLK),
      .PCLK(PCLK),
      .CALIB(CALIB),
      .RESET(RESET)
  );
Vhdl Instantiation:
  COMPONENT IDES4
          PORT(
                Q0:OUT std_logic;
                Q1:OUT std_logic;
                Q2:OUT std logic;
                           Q3:OUT std_logic;
                D:IN std logic;
                           FCLK:IN std_logic;
                           PCLK:IN std_logic;
                           CALIB: IN std logic;
                RESET:IN std_logic
         );
  END COMPONENT;
```

UG304-1.1E 47(115)

#### 4.2.4 IDES8

# **Primitive Introduction**

The 1 to 8 Deserializer (IDES8) is a deserializer of 1 bit serial input and 8 bits parallel output.

# **Functional Description**

IDES8 mode realizes 1:8 serial parallel conversion and output data is provided to FPGA logic at the same clock edge. CALIB is supported to adjust the sequence of output data. The data is shifted by one bit per pulse. After four shifts, the data output will be the same as the data before the shift.

PCLK is usually obtained by FCLK frequency division:

$$f_{PCLK} = 1/4 f_{FCLK}$$

#### **Port Diagram**

Figure 4-15 IDES8 Port Diagram



#### **Port Description**

**Table 4-16 IDES8 Port Description** 

| Port | I/O   | Description             |
|------|-------|-------------------------|
| D    | Input | IDES8 data input signal |

UG304-1.1E 48(115)

| Port  | I/O    | Description                                                                  |
|-------|--------|------------------------------------------------------------------------------|
| FCLK  | Input  | High speed clock input signal                                                |
| PCLK  | Input  | Primary clock input signal                                                   |
| CALIB | Input  | CALIB input signal, used to adjust the sequence of output data, active-high. |
| RESET | Input  | Asynchronous reset input signal, active-high.                                |
| Q7=Q0 | Output | IDES8 data output signal                                                     |

#### **Connection Rule**

Data input D of IDES8 can be directly from IBUF or from DO in IODELAY module.

# **Primitive Instantiation**

The primitive can be instantiated directly.

# **Verilog Instantiation:**

```
IDES8 uut(
      .Q0(Q0),
      .Q1(Q1),
      .Q2(Q2),
      .Q3(Q3),
      .Q4(Q4),
      .Q5(Q5),
      .Q6(Q6),
      .Q7(Q7),
      .D(D),
      .FCLK(FCLK),
      .PCLK(PCLK),
      .CALIB(CALIB),
      .RESET(RESET)
  );
VhdI Instantiation:
  COMPONENT IDES8
                PORT(
                Q0:OUT std_logic;
                Q1:OUT std_logic;
                Q2:OUT std_logic;
          Q3:OUT std_logic;
```

UG304-1.1E 49(115)

```
Q4:OUT std logic;
        Q5:OUT std logic;
        Q6:OUT std logic;
        Q7:OUT std logic;
             D:IN std logic;
        FCLK: IN std logic;
        PCLK:IN std logic;
        CALIB: IN std logic;
             RESET:IN std logic
      );
END COMPONENT;
uut:IDES8
          PORT MAP (
          Q0=>Q0.
          Q1=>Q1,
          Q2=>Q2,
          Q3=>Q3.
          Q4=>Q4.
          Q5=>Q5.
          Q6=>Q6.
          Q7 = > Q7
          D=>D.
          FCLK=>FCLK,
          PCLK=>PCLK,
          CALIB=>CALIB,
          RESET=>RESET
     );
```

#### 4.2.5 IDES10

#### **Primitive Introduction**

The 1 to 10 Deserializer (IDES10) is a deserializer of 1 bit serial input and 10 bits parallel output.

# **Functional Description**

IDES10 mode realizes 1:10 serial parallel conversion and output data is provided to FPGA logic at the same clock edge. CALIB is supported to adjust the sequence of output data. The data is shifted by one bit per pulse. After ten shifts, the data output will be the same as the data before

UG304-1.1E 50(115)

the shift.

PCLK is usually obtained by FCLK frequency division:

$$f_{PCLK} = 1/5 f_{FCLK}$$

#### Port Diagram

Figure 4-16 IDES10 Port Diagram



# **Port Description**

**Table 4-17 IDES10 Port Description** 

| Port  | I/O    | Description                                                            |
|-------|--------|------------------------------------------------------------------------|
| D     | Input  | IDES10 data input signal                                               |
| FCLK  | Input  | High speed clock input signal                                          |
| PCLK  | Input  | Primary clock input signal                                             |
| CALIB | Input  | CALIB signal, used to adjust the sequence of output data, active-high. |
| RESET | Input  | Asynchronous reset input signal, active-high.                          |
| Q9=Q0 | Output | IDES10 data output signal                                              |

#### **Connection Rule**

Data input D of IDES10 can be directly from IBUF or from DO in IODELAY module.

#### **Primitive Instantiation**

The primitive can be instantiated directly.

#### **Verilog Instantiation:**

IDES10 uut(

.Q0(Q0),

.Q1(Q1),

.Q2(Q2),

.Q3(Q3),

.Q4(Q4),

UG304-1.1E 51(115)

```
.Q5(Q5),
      .Q6(Q6),
      .Q7(Q7),
      .Q8(Q8),
      .Q9(Q9),
      .D(D),
      .FCLK(FCLK),
      .PCLK(PCLK),
      .CALIB(CALIB),
      .RESET(RESET)
  );
Vhdl Instantiation:
  COMPONENT IDES10
            PORT(
               Q0:OUT std_logic;
               Q1:OUT std_logic;
               Q2:OUT std_logic;
               Q3:OUT std logic;
               Q4:OUT std logic;
               Q5:OUT std_logic;
               Q6:OUT std logic;
               Q7:OUT std_logic;
               Q8:OUT std logic;
                Q9:OUT std_logic;
                D:IN std_logic;
               FCLK: IN std logic;
               PCLK:IN std_logic;
               CALIB: IN std_logic;
                RESET:IN std_logic
        );
  END COMPONENT;
  uut:IDES10
        PORT MAP (
            Q0 = Q0
             Q1=>Q1,
```

UG304-1.1E 52(115)

Q2=>Q2, Q3=>Q3, Q4=>Q4, Q5=>Q5, Q6=>Q6, Q7=>Q7, Q8=>Q9, D=>D, FCLK=>FCLK, PCLK=>PCLK, CALIB=>CALIB, RESET=>RESET

#### **4.2.6 IVIDEO**

#### **Primitive Introduction**

);

The 1 to 7 Deserializer (IVIDEO) is a deserializer of 1 bit serial input and 7 bits parallel output.

# **Functional Description**

IVIDEO mode realizes 1:7 serial parallel conversion and output data is provided to FPGA logic at the same clock edge. CALIB is supported to adjust the sequence of output data. The data is shifted by two bits per pulse. After seven shifts, the data output will be the same as the data before the shift.

PCLK is usually obtained by FCLK frequency division:

$$f_{PCLK} = 1/3.5 f_{FCLK}$$

#### **Port Diagram**

Figure 4-17 IVIDEO Port Diagram



UG304-1.1E 53(115)

# **Port Description**

**Table 4-18 IVIDEO Port Description** 

| Port  | I/O    | Description                                                            |
|-------|--------|------------------------------------------------------------------------|
| D     | Input  | IVIDEO data input signal                                               |
| FCLK  | Input  | High speed clock input signal                                          |
| PCLK  | Input  | Primary clock input signal                                             |
| CALIB | Input  | CALIB signal, used to adjust the sequence of output data, active-high. |
| RESET | Input  | Asynchronous reset input signal, active-high.                          |
| Q6~Q0 | Output | IVIDEO data output signal                                              |

#### **Connection Rule**

Data input D of IVIDEO can be directly from IBUF or from DO in IODELAY module.

#### **Primitive Instantiation**

The primitive can be instantiated directly.

# **Verilog Instantiation:**

```
IVIDEO uut(
      .Q0(Q0),
      .Q1(Q1),
      .Q2(Q2),
      .Q3(Q3),
      .Q4(Q4),
      .Q5(Q5),
      .Q6(Q6),
      .D(D),
      .FCLK(FCLK),
      .PCLK(PCLK),
      .CALIB(CALIB),
      .RESET(RESET)
  );
VhdI Instantiation:
  COMPONENT IVIDEO
         PORT(
               Q0:OUT std_logic;
               Q1:OUT std_logic;
```

UG304-1.1E 54(115)

```
Q2:OUT std logic;
             Q3:OUT std logic;
             Q4:OUT std logic;
             Q5:OUT std logic;
             Q6:OUT std logic;
             D:IN std logic;
             FCLK: IN std logic;
             PCLK: IN std logic;
             CALIB: IN std logic;
             RESET:IN std logic
       );
END COMPONENT;
uut:IVIDEO
      PORT MAP (
          Q0=>Q0.
          Q1=>Q1,
          Q2=>Q2.
          Q3=>Q3.
          Q4=>Q4.
          Q5=>Q5.
          Q6=>Q6,
          D=>D.
          FCLK=>FCLK,
          PCLK=>PCLK,
          CALIB=>CALIB,
          RESET=>RESET
      );
```

#### 4.2.7 IDES16

#### **Primitive Introduction**

The 1 to 16 Deserializer (IDES16) is a deserializer of 1 bit serial input and 16 bits parallel output.

# **Functional Description**

IDES16 mode realizes 1:16 serial parallel conversion and output data is provided to FPGA logic at the same clock edge. CALIB is supported to adjust the sequence of output data. Each pulse data is shifted by one bit. After sixteen shifts, the data output will be the same as the data before the

UG304-1.1E 55(115)

shift.

PCLK is usually obtained by FCLK frequency division:

$$f_{PCLK} = 1/8 f_{FCLK}$$

# **Port Diagram**

Figure 4-18 IDES16 Port Diagram



#### **Port Description**

**Table 4-19 IDES16 Port Description** 

| Port   | I/O    | Description                                                            |
|--------|--------|------------------------------------------------------------------------|
| D      | Input  | IDES16 data input signal                                               |
| FCLK   | Input  | High speed clock input signal                                          |
| PCLK   | Input  | Primary clock input signal                                             |
| CALIB  | Input  | CALIB signal, used to adjust the sequence of output data, active-high. |
| RESET  | Input  | Asynchronous reset input signal, active-high.                          |
| Q15~Q0 | Output | IDES16 data output signal                                              |

#### **Connection Rule**

Data input D of IDES16 can be directly from IBUF or from DO in IODELAY module.

#### **Primitive Instantiation**

The primitive can be instantiated directly.

# **Verilog Instantiation:**

IDES16 uut( .Q0(Q0),

UG304-1.1E 56(115)

```
.Q1(Q1),
      .Q2(Q2),
      .Q3(Q3),
      .Q4(Q4),
      .Q5(Q5),
      .Q6(Q6),
      .Q7(Q7),
      .Q8(Q8),
      .Q9(Q9),
      .Q10(Q10),
      .Q11(Q11),
      .Q12(Q12),
      .Q13(Q13),
      .Q14(Q14),
      .Q15(Q15),
      .D(D),
      .FCLK(FCLK),
      .PCLK(PCLK),
      .CALIB(CALIB),
      .RESET(RESET)
Vhdl Instantiation:
  COMPONENT IDES16
          PORT(
               Q0:OUT std_logic;
               Q1:OUT std logic;
               Q2:OUT std_logic;
               Q3:OUT std_logic;
                Q4:OUT std_logic;
               Q5:OUT std_logic;
                Q6:OUT std_logic;
                Q7:OUT std_logic;
                Q8:OUT std_logic;
                Q9:OUT std_logic;
                Q10:OUT std_logic;
```

);

UG304-1.1E 57(115)

```
Q11:OUT std_logic;
            Q12:OUT std_logic;
            Q13:OUT std_logic;
            Q14:OUT std logic;
            Q15:OUT std logic;
                  D:IN std_logic;
            FCLK:IN std_logic;
            PCLK:IN std_logic;
            CALIB: IN std logic;
             RESET:IN std_logic
       );
END COMPONENT;
uut:IDES16
      PORT MAP (
         Q0 = Q0.
         Q1=>Q1,
         Q2=>Q2,
         Q3=>Q3,
         Q4 = > Q4
         Q5=>Q5.
         Q6=>Q6,
         Q7=>Q7,
         Q8=>Q8,
         Q9=>Q9,
         Q10=>Q10,
         Q11=>Q11,
         Q12=>Q12,
         Q13=>Q13,
         Q14=>Q14,
         Q15=>Q15,
         D=>D,
         FCLK=>FCLK,
         PCLK=>PCLK,
         CALIB=>CALIB,
         RESET=>RESET
```

UG304-1.1E 58(115)

);

# **4.2.8 IDDR MEM**

#### **Primitive Introduction**

The Input Double Data Rate with Memory (IDDR\_MEM) realizes double data rate input with memory.

#### **Functional Description**

IDDR\_MEM output data is provided to FPGA logic at the same clock edge. IDDR\_MEM needs to be used with DQS. ICLK connects the DQSR90 of DQS output signals and sends data to IDDR\_MEM according to the ICLK clock edge. WADDR [2: 0] connects the WPOINT output signal of DQS; RADDR [2: 0] connects the RPOINT output signal of DQS.

The frequency relation between PCLK and ICLK is  $f_{\it PCLK}$  =  $f_{\it ICLK}$  .

You can determine the phase relationship between PCLK and ICLK according to the DLLSTEP value of DQS.

# **Port Diagram**

Figure 4-19 IDDR\_MEM Port Diagram



#### **Port Description**

Table 4-20 IDDR\_MEM Port Description

| Port       | I/O    | Description                                    |
|------------|--------|------------------------------------------------|
| D          | Input  | IDDR_MEM data input signal                     |
| ICLK       | Input  | Clock input signal from DQSR90 in DQS module   |
| PCLK       | Input  | Primary clock input signal                     |
| WADDR[2:0] | Input  | Write address signal from WPOINT in DQS module |
| RADDR[2:0] | Input  | Read address signal from RPOINT in DQS module  |
| RESET      | Input  | Asynchronous reset input signal, active-high.  |
| Q1~Q0      | Output | IDDR_MEM data output signal                    |

UG304-1.1E 59(115)

#### **Connection Rule**

- Data input D of IDDR\_MEM can be directly from IBUF or from DO in IODELAY module.
- ICLK needs DQSR90 from a DQS module.
- WADDR[2:0] needs WPOINT from DQS module
- RADDR[2:0] needs RPOINT from DQS module;

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

```
IDDR_MEM iddr_mem_inst(
       .Q0(q0),
       .Q1(q1),
       .D(d),
       .ICLK(iclk),
       .PCLK(pclk),
       .WADDR(waddr[2:0]),
       .RADDR(raddr[2:0]),
      .RESET(reset)
  );
Vhdl Instantiation:
  COMPONENT IDDR_MEM
          PORT(
               Q0:OUT std logic;
                Q1:OUT std logic;
                D:IN std logic;
                ICLK:IN std_logic;
                PCLK:IN std logic;
               WADDR:IN std logic vector(2 downto 0);
                RADDR:IN std_logic_vector(2 downto 0);
                RESET:IN std logic
         );
  END COMPONENT;
  uut:IDDR MEM
         PORT MAP (
            Q0 = > q0,
             Q1=>q1,
```

UG304-1.1E 60(115)

```
D=>d,
ICLK=>iclk,
PCLK=>pclk,
WADDR=>waddr,
RADDR=>raddr,
RESET=>reset
);
```

# **4.2.9 IDES4\_MEM**

#### **Primitive Introduction**

The 1 to 4 Deserializer with Memory (IDES4\_MEM) realizes 1:4 serial-parallel with memory.

#### **Functional Description**

IDES4\_MEM realizes 1:4 serial parallel conversion and the output data is provided to FPGA logic at the same clock edge. CALIB is supported to adjust the sequence of output data. Each pulse data is shifted by one bit. After four shifts, the data output will be the same as the data before the shift.

The ICLK connects the output signal DQSR90 of DQS and sends data to IDES4\_MEM according to the ICLK clock edge. WADDR [2: 0] connects the output signal WPOINT of DQS; RADDR [2: 0] connects the output signal RPOINT of DQS.

The frequency relation between PCLK, FCLK and ICLK is  $f_{\it PCLK}$  =1/2  $f_{\it FCLK}$  =1/2  $f_{\it ICLK}$ 

You can determine the phase relationship between FCLK and ICLK according to the DLLSTEP value of DQS.

#### Port Diagram

Figure 4-20 IDES4\_MEM Port Diagram



UG304-1.1E 61(115)

# **Port Description**

Table 4-21 IDES4\_MEM Port Description

| Port       | I/O    | Description                                                            |
|------------|--------|------------------------------------------------------------------------|
| D          | Input  | IDES4_MEM data input signal                                            |
| ICLK       | Input  | Clock input signal from DQSR90 in DQS module                           |
| FCLK       | Input  | High speed clock input signal                                          |
| PCLK       | Input  | Primary clock input signal                                             |
| WADDR[2:0] | Input  | Write address signal from WPOINT in DQS module                         |
| RADDR[2:0] | Input  | Read address signal from RPOINT in DQS module                          |
| CALIB      | Input  | CALIB signal, used to adjust the sequence of output data, active-high. |
| RESET      | Input  | Asynchronous reset input signal, active-high.                          |
| Q3~Q0      | Output | IDES4_MEM data output signal                                           |

#### **Connection Rule**

- Data input D of IDES4\_MEM can be directly from IBUF or from DO in IODELAY module.
- ICLK needs DQSR90 from a DQS module.
- WADDR[2:0] needs WPOINT from DQS module
- RADDR[2:0] needs RPOINT from DQS module;

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

#### **Vhdl Instantiation:**

UG304-1.1E 62(115)

```
COMPONENT IDES4_MEM
       PORT(
             Q0:OUT std_logic;
             Q1:OUT std logic;
             Q2:OUT std logic;
             Q3:OUT std_logic;
             D:IN std_logic;
             ICLK:IN std_logic;
             FCLK: IN std logic;
             PCLK:IN std_logic;
             WADDR:IN std_logic_vector(2 downto 0);
             RADDR:IN std_logic_vector(2 downto 0);
             CALIB:IN std_logic;
                   RESET:IN std logic
      );
END COMPONENT;
uut:IDES4_MEM
      PORT MAP (
          Q0 = > q0,
          Q1 = > q1
          Q2 = > q2,
          Q3 = > q3,
          D=>d,
          ICLK=>iclk,
          FCLK=>fclk,
          PCLK=>pclk,
          WADDR=>waddr,
          RADDR=>raddr,
          CALIB=>calib,
          RESET=>reset
     );
```

UG304-1.1E 63(115)

# 4.2.10 IDES8 MEM

#### **Primitive Introduction**

The 1 to 8 Deserializer with Memory (IDES8\_MEM) realizes 1:8 serial parallel with memory.

#### **Functional Description**

IDES8\_MEM realizes 1:8 serial parallel conversion and output data is provided to FPGA logic at the same clock edge. CALIB is supported to adjust the sequence of output data. The data is shifted by one bit per pulse. After eight shifts, the data output will be the same as the data before the shift. The ICLK connects the output signal DQSR90 of DQS and sends data to IDES8\_MEM according to the ICLK clock edge. WADDR[2:0] connects the output signal WPOINT of DQS; RADDR[2:0] connects output signal RPOINT of DQS.

The frequency relation between PCLK, FCLK and ICLK is  $f_{\it PCLK}$  =1/4  $f_{\it FCLK}$  =1/4  $f_{\it ICLK}$ 

You can determine the phase relationship between PCLK and ICLK according to the DLLSTEP value of DQS.

#### Port Diagram

Figure 4-21 IDES8\_MEM Port Diagram



### **Port Description**

Table 4-22 IDES8\_MEM Port Description

| Port       | I/O   | Description                                    |  |
|------------|-------|------------------------------------------------|--|
| D          | Input | IDES8_MEM data input signal                    |  |
| ICLK       | Input | Clock input signal from DQSR90 in DQS module   |  |
| FCLK       | Input | High speed clock Input signal                  |  |
| PCLK       | Input | Primary clock input signal                     |  |
| WADDR[2:0] | Input | Write address signal from WPOINT in DQS module |  |

UG304-1.1E 64(115)

| Port       | I/O    | Description                                                            |  |
|------------|--------|------------------------------------------------------------------------|--|
| RADDR[2:0] | Input  | Read address signal from RPOINT in DQS module                          |  |
| CALIB      | Input  | CALIB signal, used to adjust the sequence of output data, active-high. |  |
| RESET      | Input  | Asynchronous reset input signal, active-high.                          |  |
| Q7~Q0      | Output | IDES8_MEM data output signal                                           |  |

#### **Connection Rule**

- Data input D of IDES8\_MEM can be directly from IBUF or from DO in IODELAY module.
- ICLK needs DQSR90 from a DQS module.
- WADDR[2:0] needs WPOINT from DQS module
- RADDR[2:0] needs RPOINT from DQS module.

#### **Primitive Instantiation**

# **Verilog Instantiation:**

```
IDES8 MEM ides8 mem inst(
       .Q0(q0),
       .Q1(q1),
       .Q2(q2),
       .Q3(q3),
       .Q4(q4),
       .Q5(q5),
       .Q6(q6),
       .Q7(q7),
       .D(d),
       .ICLK(iclk),
       .FCLK(fclk),
       .PCLK (pclk),
       .WADDR(waddr[2:0]),
       .RADDR(raddr[2:0]),
       .CALIB(calib),
       .RESET(reset)
  );
VhdI Instantiation:
  COMPONENT IDES8 MEM
          PORT(
                Q0:OUT std logic;
```

UG304-1.1E 65(115)

```
Q1:OUT std logic;
             Q2:OUT std logic;
             Q3:OUT std_logic;
             Q4:OUT std logic;
             Q5:OUT std logic;
              Q6:OUT std_logic;
              Q7:OUT std_logic;
              D:IN std_logic;
             ICLK: IN std logic;
             FCLK:IN std_logic;
             PCLK:IN std_logic;
             WADDR:IN std_logic_vector(2 downto 0);
             RADDR:IN std logic vector(2 downto 0);
              CALIB: IN std logic;
              RESET:IN std_logic
      );
END COMPONENT;
uut:IDES8 MEM
      PORT MAP (
          Q0 = > q0,
          Q1 = > q1,
          Q2 = > q2,
          Q3 = > q3,
          Q4 = > q4
          Q5 = > q5,
          Q6 = > q6
          Q7 = > q7,
          D=>d,
          ICLK=>iclk,
          FCLK=>fclk,
          PCLK=>pclk,
          WADDR=>waddr,
          RADDR=>raddr,
          CALIB=>calib,
          RESET=>reset
```

UG304-1.1E 66(115)

);

# 4.2.11 IDES14

#### **Primitive Introduction**

The 1 to 14 Deserializer (IDES14) is a deserializer of 1 bit serial input and 14 bits parallel output.

# **Functional Description**

IDES14 mode realizes 1:14 serial parallel conversion and the output data is provided to FPGA logic at the same clock edge. CALIB is supported to adjust the sequence of output data. The data is shifted by one bit per pulse. After fourteen shifts, the data output will be the same as the data before the shift.

PCLK is usually obtained by FCLK frequency division:

$$f_{PCLK} = 1/7 f_{FCLK}$$

# **Port Diagram**

Figure 4-22 IDES14 Port Diagram



# **Port Description**

**Table 4-23 IDES14 Port Description** 

| Port   | I/O    | Description                                                            |  |
|--------|--------|------------------------------------------------------------------------|--|
| D      | Input  | IDES14 data input signal                                               |  |
| FCLK   | Input  | High speed clock Input signal                                          |  |
| PCLK   | Input  | Primary clock input signal                                             |  |
| CALIB  | Input  | CALIB signal, used to adjust the sequence of output data, active-high. |  |
| RESET  | Input  | Asynchronous reset input signal, active-high.                          |  |
| Q13~Q0 | Output | IDES14 data output signal                                              |  |

UG304-1.1E 67(115)

#### **Connection Rule**

Data input D of IDES14 can be directly from IBUF or from the output DO of IODELAY module.

#### **Primitive Instantiation**

The primitive can be instantiated directly.

# **Verilog Instantiation:**

```
IDES14 uut(
       .Q0(Q0),
       .Q1(Q1),
       .Q2(Q2),
       .Q3(Q3),
       .Q4(Q4),
       .Q5(Q5),
       .Q6(Q6),
       .Q7(Q7),
       .Q8(Q8),
       .Q9(Q9),
       .Q10(Q10),
       .Q11(Q11),
       .Q12(Q12),
       .Q13(Q13),
      .D(D),
      .FCLK(FCLK),
      .PCLK(PCLK),
      .CALIB(CALIB),
      .RESET(RESET)
  );
Vhdl Instantiation:
  COMPONENT IDES14
      PORT(
               Q0:OUT std_logic;
               Q1:OUT std_logic;
               Q2:OUT std_logic;
                Q3:OUT std_logic;
                Q4:OUT std logic;
```

UG304-1.1E 68(115)

```
Q5:OUT std_logic;
             Q6:OUT std_logic;
             Q7:OUT std_logic;
             Q8:OUT std logic;
             Q9:OUT std logic;
             Q10:OUT std_logic;
             Q11:OUT std_logic;
             Q12:OUT std_logic;
             Q13:OUT std logic;
             D:IN std logic;
             FCLK:IN std_logic;
             PCLK:IN std_logic;
             CALIB: IN std logic;
       RESET: IN std logic
       );
END COMPONENT;
uut:IDES14
  PORT MAP (
          Q0 = Q0,
          Q1=>Q1.
          Q2=>Q2,
          Q3 = > Q3,
          Q4 = > Q4
          Q5=>Q5,
          Q6=>Q6,
          Q7=>Q7,
          Q8=>Q8,
          Q9=>Q9,
          Q10=>Q10,
          Q11=>Q11,
          Q12=>Q12,
          Q13=>Q13,
          D=>D,
          FCLK=>FCLK,
          PCLK=>PCLK,
```

UG304-1.1E 69(115)

```
CALIB=>CALIB,
RESET=>RESET
);
```

# 4.2.12 IDES32

#### **Primitive Introduction**

The 1 to 32 Deserializer (IDES32) is a deserializer of 1 bit serial input and 32 bits parallel output.

# **Functional Description**

IDES32 mode realizes 1:32 serial parallel conversion and the output data is provided to FPGA logic at the same clock edge. CALIB is supported to adjust the sequence of output data. The data is shifted by one bit per pulse. After thirty-two shifts, the data output will be the same as the data before the shift.

PCLK is usually obtained by FCLK frequency division:

$$f_{PCLK} = 1/16 f_{FCLK}$$

# **Port Diagram**

Figure 4-23 IDES32 Port Diagram



UG304-1.1E 70(115)

# **Port Description**

**Table 4-24 IDES32 Port Description** 

| Port   | I/O    | Description                                                            |  |
|--------|--------|------------------------------------------------------------------------|--|
| D      | Input  | IDES32 data input signal                                               |  |
| FCLK   | Input  | High speed clock input signal                                          |  |
| PCLK   | Input  | Primary clock input signal                                             |  |
| CALIB  | Input  | CALIB signal, used to adjust the sequence of output data, active-high. |  |
| RESET  | Input  | Asynchronous reset input signal, active-high.                          |  |
| Q31~Q0 | Output | IDES32 data output signal                                              |  |

#### **Connection Rule**

Data input D of IDES32 can be directly from IBUF or from the output DO of IODELAY module.

# **Primitive Instantiation**

The primitive can be instantiated directly.

# **Verilog Instantiation:**

IDES32 uut( .Q0(Q0), .Q1(Q1), .Q2(Q2), .Q3(Q3), .Q4(Q4), .Q5(Q5), .Q6(Q6), .Q7(Q7), .Q8(Q8), .Q9(Q9), .Q10(Q10), .Q11(Q11), .Q12(Q12), .Q13(Q13), .Q14(Q14), .Q15(Q15), .Q16(Q16), .Q17(Q17),

UG304-1.1E 71(115)

```
.Q18(Q18),
       .Q19(Q19),
       .Q20(Q20),
        .Q21(Q21),
       .Q22(Q22),
        .Q23(Q23),
       .Q24(Q24),
       .Q25(Q25),
       .Q26(Q26),
       .Q27(Q27),
       .Q28(Q28),
       .Q29(Q29),
       .Q30(Q30),
       .Q31(Q31),
      .D(D),
      .FCLK(FCLK),
      .PCLK(PCLK),
      .CALIB(CALIB),
      .RESET(RESET)
  );
VhdI Instantiation:
  COMPONENT IDES32
      PORT(
               Q0:OUT std_logic;
               Q1:OUT std logic;
               Q2:OUT std_logic;
               Q3:OUT std logic;
               Q4:OUT std_logic;
                Q5:OUT std_logic;
                Q6:OUT std logic;
                Q7:OUT std_logic;
                Q8:OUT std logic;
                Q9:OUT std_logic;
                Q10:OUT std_logic;
                Q11:OUT std logic;
```

UG304-1.1E 72(115)

```
Q12:OUT std logic;
             Q13:OUT std logic;
             Q14:OUT std logic;
             Q15:OUT std logic;
             Q16:OUT std logic;
             Q17:OUT std logic;
             Q18:OUT std_logic;
             Q19:OUT std_logic;
             Q20:OUT std logic;
             Q21:OUT std logic;
             Q22:OUT std_logic;
             Q23:OUT std_logic;
             Q24:OUT std logic;
             Q25:OUT std logic;
             Q26:OUT std_logic;
             Q27:OUT std_logic;
             Q28:OUT std_logic;
             Q29:OUT std logic;
             Q30:OUT std logic;
             Q31:OUT std logic;
             D:IN std logic;
             FCLK:IN std_logic;
             PCLK:IN std logic;
             CALIB: IN std_logic;
              RESET:IN std_logic
       );
END COMPONENT;
uut:IDES32
   PORT MAP (
          Q0 = Q0
          Q1=>Q1,
          Q2=>Q2,
          Q3 = > Q3,
          Q4 = > Q4
          Q5=>Q5,
```

UG304-1.1E 73(115)

```
Q6=>Q6,
Q7=>Q7,
Q8=>Q8,
Q9=>Q9,
Q10 = > Q10,
Q11=>Q11,
Q12=>Q12,
Q13=>Q13,
Q14=>Q14,
Q15=>Q15,
Q16=>Q16,
Q17=>Q17,
Q18=>Q18,
Q19=>Q19,
Q20=>Q20.
Q21=>Q21,
Q22=>Q22,
Q23=>Q23,
Q24=>Q24,
Q25=>Q25.
Q26=>Q26,
Q27=>Q27,
Q28=>Q28,
Q29=>Q29,
Q30 = > Q30,
Q31=>Q31,
D=>D,
FCLK=>FCLK,
PCLK=>PCLK,
CALIB=>CALIB,
RESET=>RESET
```

UG304-1.1E 74(115)

);

### 4.2.13 OSIDES32

#### **Primitive Introduction**

OSIDES32 is a deserializer of 1 bit serial input and 32 bits parallel output to implement oversampling serial-to-parallel function.

# **Functional Description**

Using two IOLs can achieve 1:32 oversampling serial to parallel, and asynchronous reset is supported; but the function of adjusting the output data sequence by CALIB is not supported.

The major difference between oversampling and normal serial-toparallel mode is that oversampling is performed 4 times in one fclk, while the normal serial-to-parallel is performed only twice in one fclk, that is, rising and falling edge samplings.

The frequency relationship between PCLK and FCLKP, FCLKN, FCLKQP, FCLKQN is

$$f_{PCLK} = 1/4 f_{FCLKP} = 1/4 f_{FCLKN} = 1/4 f_{FCLKOP} = 1/4 f_{FCLKON}$$

# **Port Diagram**

Figure 4-24 OSIDES32 Port Diagram



UG304-1.1E 75(115)

# **Port Description**

# **Table 4-25 OSIDES32 Port Description**

| Port         | I/O    | Description                                                                            |  |
|--------------|--------|----------------------------------------------------------------------------------------|--|
| D            | Input  | OSIDES32 data input signal                                                             |  |
| FCLKP        | Input  | High speed clock input signal                                                          |  |
| FCLKN        | Input  | High speed clock input signal                                                          |  |
| FCLKQP       | Input  | High speed clock input signal                                                          |  |
| FCLKQN       | Input  | High speed clock input signal                                                          |  |
| PCLK         | Input  | Primary clock input signal                                                             |  |
| RESET        | Input  | Asynchronous reset input signal, active-high.                                          |  |
| SDTAP        | Input  | Control loading static delay step 0: Load static delay 1: Dynamically adjust delay     |  |
| VALUE        | Input  | Dynamically adjust delay value at VALUE falling edge; each pulse moves one delay step. |  |
| DLYSTEP[7:0] | Input  | Dynamic delay value                                                                    |  |
| Q[31:0]      | Output | OSIDES32 data output signal                                                            |  |
| DF           | Output | IODELAY output flag bit                                                                |  |

# **Parameter Description**

Table 4-26 OSIDES32 Parameter Description

|              |                | 1       |                              |
|--------------|----------------|---------|------------------------------|
| Name         | Value          | Default | Description                  |
| C_STATIC_DLY | 0~255          | 0       | Static delay step control    |
| DYN_DLY_EN   | "FALSE"/"TRUE" | "FALSE" | Dynamic mode enable control  |
| ADAPT_EN     | "FALSE"/"TRUE" | "FALSE" | Adaptive mode enable control |

#### **Connection Rule**

Data input D of OSIDES32 can be directly from IBUF.

#### **Primitive Instantiation**

The primitive can be instantiated directly.

# **Verilog Instantiation:**

OSIDES32 uut(

.Q(Q),

.D(D),

.FCLKP(FCLKP),

.FCLKN(FCLKN),

.FCLKQP(FCLKQP),

.FCLKQN(FCLKQN),

UG304-1.1E 76(115)

```
.PCLK(PCLK),
      .SDTAP(SDTAP),
     .VALUE(VALUE),
      .RESET(RESET),
     .DLYSTEP(DLYSTEP),
     .DF(DF)
  );
  defparam uut.C STATIC DLY=0;
  defparam uut.DYN DLY EN="FALSE";
  defparam uut.ADAPT EN="FALSE";
VhdI Instantiation:
  COMPONENT OSIDES32(
                  C STATIC DLY:integer:=0;
                  DYN DLY EN:string:="FALSE";
                  ADAPT EN:string:="FALSE"
  );
      PORT(
          Q:OUT std logic;
          D:IN std_logic;
               FCLKP:IN std logic;
               FCLKN:IN std logic;
               FCLKQP:IN std_logic;
               FCLKQN:IN std logic;
               PCLK:IN std_logic;
               SDTAP: IN std logic;
               VALUE: IN std logic;
               RESET: IN std logic;
               DLYSTEP: IN std logic;
         DF:OUT std_logic
         );
  END COMPONENT;
  uut:OSIDES32
     GENERIC MAP (C_STATIC_DLY=>0,
                      DYN_DLY_EN=>"FALSE",
                      ADAPT EN=>"FALSE"
```

UG304-1.1E 77(115)

```
)
PORT MAP (
Q=>Q,
D=>D,
FCLKP=>FCLKP,
FCLKN=>FCLKN,
FCLKQP=>FCLKQP,
FCLKQN=>FCLKQN,
PCLK=>PCLK,
SDTAP=>SDTAP,
VALUE=>VALUE,
RESET=>RESET,
DLYSTEP=>DLYSTEP,
DF=>DF
```

# 4.3 DDR Mode Output Logic

# 4.3.1 ODDR

#### **Primitive Introduction**

Dual Data Rate Output (ODDR)

#### **Functional Description**

ODDR mode is used for transferring double data rate signals from FPGA devices. Q0 is the double rate data output, Q1 is used for the OEN signal of IOBUF/TBUF connected by Q0. ODDR logic diagram is as shown in Figure 4-25 and its timing diagram is as shown in Figure 4-26.

Figure 4-25 ODDR Logic Diagram



UG304-1.1E 78(115)

Figure 4-26 ODDR Timing Diagram CLK D0 D0\_A D0\_B D0\_C D0\_D D1 D1 A D1\_B D1\_C D1\_D Q (D0\_A)(01\_A)(D0\_B)(01\_B)(D0\_C)(01\_C)(D0\_D)(D1\_D TX TX\_A TX\_B TX\_C TX\_D Q1 TX<u>'</u>A TX\_B TX≟C TX D TXCLK\_POL = 1'b0 Q1\* TX\_B

# **Port Diagram**

Figure 4-27 ODDR Port Diagram



# **Port Description**

**Table 4-27 ODDR Port Description** 

| Port  | I/O    | Description                                                                                                                     |
|-------|--------|---------------------------------------------------------------------------------------------------------------------------------|
| D0,D1 | Input  | ODDR data input signal                                                                                                          |
| TX    | Input  | Q1 generated by TRI-DDRX1                                                                                                       |
| CLK   | Input  | Clock input signal                                                                                                              |
| Q0    | Output | ODDR data output signal                                                                                                         |
| Q1    | Output | ODDR tristate enable control data output can<br>be connected to the IOBUF/TBUF OEN signal<br>connected to Q0, or left floating. |

# **Parameter Description**

**Table 4-28 ODDR Parameter Description** 

| Name      | Value      | Default | Description                                                                                                            |
|-----------|------------|---------|------------------------------------------------------------------------------------------------------------------------|
| TXCLK_POL | 1'b0, 1'b1 | 1'b0    | <ul> <li>Q1 output clock polarity control</li> <li>1'b0: Q1 posedge output</li> <li>1'b1: Q1 negedge output</li> </ul> |

UG304-1.1E 79(115)

#### **Connection Rule**

- Q0 can be directly connected to OBUF/IOBUF/TBUF, or connected to input port DI through IODELAY module;
- Q1 shall be connected to the OEN signal of IOBUF/TBUF connected to Q0, or left floating.

# **Primitive Instantiation**

The primitive can be instantiated directly.

```
Verilog Instantiation:
```

```
ODDR uut(
     .Q0(Q0),
     .Q1(Q1),
     .D0(D0),
     .D1(D1),
      .TX(TX),
     .CLK(CLK)
  );
  defparam uut.TXCLK POL=1'b0;
VhdI Instantiation:
  COMPONENT ODDR
         GENERIC (TXCLK POL:bit:='0'
         );
         PORT(
               Q0:OUT std_logic;
               Q1:OUT std logic;
               D0:IN std logic;
          D1:IN std logic;
          TX:IN std_logic;
               CLK:IN std_logic
        );
  END COMPONENT;
  uut:ODDR
        GENERIC MAP (TXCLK_POL=>'0'
        )
        PORT MAP (
            Q0=>Q0.
            Q1=>Q1.
```

UG304-1.1E 80(115)

```
D0=>D0,
D1=>D1,
TX=>TX,
CLK=>CLK
```

# **4.3.2 ODDRC**

#### **Primitive Introduction**

Dual Data Rate Output with Asynchronous Clear (ODDRC) is similar to ODDR to realize double data rate and can be reset asynchronously.

# **Functional Description**

ODDRC mode is used for transferring double data rate signals from FPGA devices. Where Q0 is the double rate data output, Q1 is used for the OEN signal of IOBUF/TBUF connected to Q1. Its logic diagram is as shown in Figure 4-28.

Figure 4-28 ODDRC Logic Diagram



# **Port Diagram**

Figure 4-29 ODDRC Port Diagram



UG304-1.1E 81(115)

# **Port Description**

# **Table 4-29 ODDRC Port Description**

| Port   | I/O    | Description                                                                                                                |  |  |
|--------|--------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| D0, D1 | Input  | ODDRC data input signal                                                                                                    |  |  |
| TX     | Input  | Input Q1 generated by TRI-DDRX1                                                                                            |  |  |
| CLK    | Input  | Clock input signal                                                                                                         |  |  |
| CLEAR  | Input  | Asynchronous clear input signal, active-high.                                                                              |  |  |
| Q0     | Output | ODDRC data output signal                                                                                                   |  |  |
| Q1     | Output | ODDRC tristate enable control data output can be connected to the IOBUF/TBUF OEN signal connected to Q0, or left floating. |  |  |

# **Parameter Description**

#### **Table 4-30 ODDRC Parameter Description**

| Name      | Value      | Default | Description                                                                                                        |
|-----------|------------|---------|--------------------------------------------------------------------------------------------------------------------|
| TXCLK_POL | 1'b0, 1'b1 | 1'b0    | <ul><li>Q1 output clock polarity control</li><li>1'b0: Q1 posedge output</li><li>1'b1: Q1 negedge output</li></ul> |

# **Connection Rule**

- Q0 can directly connect OBUF/IOBUF/TBUF, or connect input port DI in IODELAY module;
- Q1 shall connect the OEN signal of IOBUF/TBUF connected by Q0, or left floating.

#### **Primitive Instantiation**

The primitive can be instantiated directly.

# **Verilog Instantiation:**

**VhdI Instantiation:** 

```
ODDRC uut(
.Q0(Q0),
.Q1(Q1),
.D0(D0),
.D1(D1),
.TX(TX),
.CLK(CLK),
.CLEAR(CLEAR)
);
defparam uut.TXCLK_POL=1'b0;
```

UG304-1.1E 82(115)

```
COMPONENT ODDRC
       GENERIC (TXCLK POL:bit:='0'
      );
       PORT(
             Q0:OUT std logic;
             Q1:OUT std logic;
             D0:IN std logic;
       D1:IN std logic;
       TX:IN std logic;
       CLK: IN std logic;
             CLEAR: IN std logic
      );
END COMPONENT;
uut:ODDRC
      GENERIC MAP (TXCLK POL=>'0'
      PORT MAP (
         Q0=>Q0.
          Q1=>Q1.
         D0=>D0.
         D1=>D1,
         TX=>TX,
         CLK=>CLK.
          CLEAR=>CLEAR
     );
```

#### 4.3.3 OSER4

#### **Primitive Introduction**

The 4 to 1 Serializer (OSER4) is a serializer of 4 bits parallel input and 1 bit serial output.

#### **Functional Description**

OSER4 mode realizes 4:1 parallel to serial conversion, and Q0 is the serial output, Q1 is used for the OEN signal of IOBUF/TBUF connected to Q0. TX0/TX1 is the OEN input control signal of IOBUF/TBUF, and TX0/TX1 can be synchronized with the data D0~D3 through DDR. TX0/TX1 through TRI-DDRX2 is output as Q1 connected to the OEN signal of IOBUF/TBUF; D0~D3 through ODDRX2 is output as Q0 connected to the data input I of IOBUF/TBUF, and the sequence is D0, D1,

UG304-1.1E 83(115)

D2, D3 in order. Its logic diagram is as shown in Figure 4-30.

Figure 4-30 OSER4 Logic Diagram



PCLK is usually obtained by FCLK frequency division:

$$f_{PCLK} = 1/2 f_{FCLK}$$

# **Port Diagram**

Figure 4-31 OSER4 Port Diagram



# **Port Description**

**Table 4-31 OSER4 Port Description** 

| Port    | I/O    | Description                                                                                                                      |  |
|---------|--------|----------------------------------------------------------------------------------------------------------------------------------|--|
| D3~D0   | Input  | OSER4 data input signal                                                                                                          |  |
| TX1~TX0 | Input  | Q1 generated by TRI-DDRX2                                                                                                        |  |
| FCLK    | Input  | High speed clock input signal                                                                                                    |  |
| PCLK    | Input  | Primary clock input signal                                                                                                       |  |
| RESET   | Input  | Asynchronous reset input signal, active-high.                                                                                    |  |
| Q0      | Output | OSER4 data output signal                                                                                                         |  |
| Q1      | Output | OSER4 tristate enable control data output can<br>be connected to the IOBUF/TBUF OEN signal<br>connected to Q0, or left floating. |  |

UG304-1.1E 84(115)

# **Parameter Description**

**Table 4-32 IDES4 Parameter Description** 

| Name      | Value           | Default | Description                                                                                                                                      |
|-----------|-----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| TXCLK_POL | 1'b0, 1'b1      | 1'b0    | <ul> <li>Q1 output clock polarity control</li> <li>1'b0: data posedge output</li> <li>1'b1: data negedge output</li> </ul>                       |
| HWL       | "false", "true" | "false" | OSER4 data d_up0/1 timing relationship control  • "False ": d_up1 is one cycle ahead of d_up0.  • "True ": d_up1 and d_up0 have the same timing. |

#### **Connection Rule**

- Q0 can directly connect OBUF/IOBUF/TBUF, or connect input port DI in IODELAY module;
- Q1 shall connect the OEN signal of IOBUF/TBUF connected to Q0, or left floating.

# **Primitive Instantiation**

The primitive can be instantiated directly.

# **Verilog Instantiation:**

COMPONENT OSER4

**VhdI Instantiation:** 

UG304-1.1E 85(115)

```
GENERIC (HWL:string:="false";
                  TXCLK POL:bit:='0'
      );
       PORT(
             Q0:OUT std logic;
             Q1:OUT std_logic;
             D0:IN std_logic;
        D1:IN std_logic;
        D2:IN std logic;
        D3:IN std_logic;
        TX0:IN std_logic;
        TX1:IN std_logic;
        FCLK:IN std_logic;
        PCLK:IN std_logic;
             RESET: IN std_logic
      );
END COMPONENT;
uut:OSER4
      GENERIC MAP (HWL=>"false",
                      TXCLK_POL=>'0'
     )
      PORT MAP (
          Q0 => Q0,
          Q1=>Q1,
          D0=>D0,
          D1=>D1,
          D2=>D2,
          D3=>D3,
          TX0=>TX0,
          TX1=>TX1,
          FCLK=>FCLK,
          PCLK=>PCLK,
          RESET=>RESET
     );
```

UG304-1.1E 86(115)

# **4.3.4 OSER8**

#### **Primitive Introduction**

The 8 to 1 Serializer (OSER8) is a serializer of 8 bits parallel input and 1 bit serial output.

#### **Functional Description**

OSER8 mode realizes 8:1 parallel to serial. Where Q0 is the serial output, Q1 is used for the OEN signal of IOBUF/TBUF connected to Q0. Its logic diagram is as shown in Figure 4-32.

Figure 4-32 OSER8 Logic Diagram



PCLK is usually obtained by FCLK frequency division:

$$f_{PCLK} = 1/4 f_{FCLK}$$

#### Port Diagram

Figure 4-33 OSER8 Port Diagram



UG304-1.1E 87(115)

# **Port Description**

**Table 4-33 OSER8 Port Description** 

| Port    | I/O    | Description                                                                                                                      |
|---------|--------|----------------------------------------------------------------------------------------------------------------------------------|
| D7~D0   | Input  | OSER8 data input signal                                                                                                          |
| TX3~TX0 | Input  | Q1 generated by TRI-DDRX4                                                                                                        |
| FCLK    | Input  | High speed clock input signal                                                                                                    |
| PCLK    | Input  | Primary clock input signal                                                                                                       |
| RESET   | Input  | Asynchronous reset input signal, active-high.                                                                                    |
| Q0      | Output | OSER8 data output signal                                                                                                         |
| Q1      | Output | OSER8 tristate enable control data output can<br>be connected to the IOBUF/TBUF OEN signal<br>connected to Q0, or left floating. |

# **Parameter Description**

**Table 4-34 OSER8 Parameter Description** 

| Name      | Value           | Default | Description                                                                                                                                      |
|-----------|-----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| TXCLK_POL | 1'b0, 1'b1      | 1'b0    | <ul> <li>Q1 output clock polarity control</li> <li>1'b0: data posedge output</li> <li>1'b1: data negedge output</li> </ul>                       |
| HWL       | "false", "true" | "false" | OSER8 data d_up0/1 timing relationship control  • "false ": d_up1 is one cycle ahead of d_up0.  • "true ": d_up1 and d_up0 have the same timing. |

# **Connection Rule**

- Q0 can directly connect OBUF/IOBUF/TBUF, or connect input port DI in IODELAY module;
- Q1 shall connect the OEN signal of IOBUF/TBUF connected to Q0, or left floating.

# **Primitive Instantiation**

The primitive can be instantiated directly.

# **Verilog Instantiation:**

OSER8 uut(

.Q0(Q0),

.Q1(Q1),

.D0(D0),

.D1(D1),

.D2(D2),

UG304-1.1E 88(115)

```
.D3(D3),
       .D4(D4),
       .D5(D5),
       .D6(D6),
       .D7(D7),
       .TX0(TX0),
       .TX1(TX1),
       .TX2(TX2),
       .TX3(TX3),
       .PCLK(PCLK),
      .FCLK(FCLK),
      .RESET(RESET)
  );
  defparam uut.HWL ="false";
  defparam uut.TXCLK_POL =1'b0;
Vhdl Instantiation:
  COMPONENT OSER8
          GENERIC (HWL:string:="false";
                     TXCLK POL:bit:='0'
         );
          PORT(
                Q0:OUT std_logic;
                Q1:OUT std_logic;
                D0:IN std_logic;
           D1:IN std_logic;
           D2:IN std logic;
           D3:IN std_logic;
           D4:IN std_logic;
           D5:IN std_logic;
           D6:IN std_logic;
           D7:IN std_logic;
           TX0:IN std_logic;
           TX1:IN std_logic;
           TX2:IN std_logic;
           TX3:IN std_logic;
```

UG304-1.1E 89(115)

```
FCLK:IN std_logic;
        PCLK:IN std_logic;
             RESET:IN std_logic
      );
END COMPONENT;
uut:OSER8
      GENERIC MAP (HWL=>"false",
                    TXCLK_POL=>'0'
     )
     PORT MAP (
         Q0=>Q0,
         Q1=>Q1,
         D0=>D0,
         D1=>D1,
         D2=>D2,
         D3=>D3,
         D4=>D4,
         D5=>D5,
         D6=>D6,
         D7=>D7,
         TX0=>TX0,
         TX1=>TX1,
         TX2=>TX2,
         TX3=>TX3,
         FCLK=>FCLK,
         PCLK=>PCLK,
         RESET=>RESET
     );
```

UG304-1.1E 90(115)

# 4.3.5 OSER10

#### **Primitive Introduction**

The 10 to 1 Serializer (OSER10) is a serializer of 10 bits parallel input and 1 bit serial output.

#### **Functional Description**

OSER10 mode realizes 10:1 parallel to serial conversion. PCLK is usually obtained by FCLK frequency division,  $f_{PCLK}=1/5\,f_{FCLK}$ .

# **Port Diagram**

Figure 4-34 OSER10 Port Diagram



# **Port Description**

**Table 4-35 OSER10 Port Description** 

| Port  | I/O    | Description                                   |
|-------|--------|-----------------------------------------------|
| D9~D0 | Input  | OSER10 data input signal                      |
| FCLK  | Input  | High speed clock input signal                 |
| PCLK  | Input  | Primary clock input signal                    |
| RESET | Input  | Asynchronous reset input signal, active-high. |
| Q     | Output | OSER10 data output signal                     |

#### **Connection Rule**

Q can directly connect to OBUF, or connect to input port DI in IODELAY module.

# **Primitive Instantiation**

The primitive can be instantiated directly.

#### **Verilog Instantiation:**

OSER10 uut(
.Q(Q),
.D0(D0),
.D1(D1),
.D2(D2),

UG304-1.1E 91(115)

```
.D3(D3),
      .D4(D4),
      .D5(D5),
      .D6(D6),
      .D7(D7),
      .D8(D8),
      .D9(D9),
      .PCLK(PCLK),
      .FCLK(FCLK),
      .RESET(RESET)
  );
Vhdl Instantiation:
  COMPONENT OSER10
                PORT(
                Q:OUT std_logic;
                D0:IN std_logic;
           D1:IN std_logic;
           D2:IN std_logic;
          D3:IN std_logic;
           D4:IN std_logic;
          D5:IN std logic;
          D6:IN std_logic;
          D7:IN std_logic;
           D8:IN std_logic;
          D9:IN std_logic;
          FCLK: IN std logic;
          PCLK:IN std_logic;
                RESET:IN std_logic
       );
  END COMPONENT;
  uut:OSER10
             PORT MAP (
             Q=>Q,
             D0=>D0,
             D1=>D1,
```

UG304-1.1E 92(115)

```
D2=>D2,
D3=>D3,
D4=>D4,
D5=>D5,
D6=>D6,
D7=>D7,
D8=>D8,
D9=>D9,
FCLK=>FCLK,
PCLK=>PCLK,
RESET=>RESET
```

# **4.3.6 OVIDEO**

#### **Primitive Introduction**

);

The 7 to 1 Serializer (OVIDEO) is a serializer of 7 bits parallel input and 1 bit serial output,

# **Functional Description**

OVIDEO mode realizes 7:1 parallel to serial conversion. PCLK is usually obtained by FCLK frequency division:  $f_{PCLK} = 1/3.5 \, f_{FCLK}$ .

# Port Diagram

Figure 4-35 OVIDEO Port Diagram



UG304-1.1E 93(115)

# **Port Description**

**Table 4-36 OVIDEO Port Description** 

| Port  | I/O    | Description                                   |
|-------|--------|-----------------------------------------------|
| D6~D0 | Input  | OVIDEO data input signal                      |
| FCLK  | Input  | High speed clock input signal                 |
| PCLK  | Input  | Primary clock input signal                    |
| RESET | Input  | Asynchronous reset input signal, active-high. |
| Q     | Output | OVIDEO data output signal                     |

#### **Connection Rule**

Q can directly connect to OBUF, or connect to input port DI in IODELAY module;

#### **Primitive Instantiation**

The primitive can be instantiated directly.

# **Verilog Instantiation:**

```
OVIDEO uut(
      .Q(Q),
      .D0(D0),
      .D1(D1),
      .D2(D2),
      .D3(D3),
      .D4(D4),
      .D5(D5),
      .D6(D6),
      .PCLK(PCLK),
      .FCLK(FCLK),
      .RESET(RESET)
  );
VhdI Instantiation:
  COMPONENT OVIDEO
           PORT(
           Q:OUT std_logic;
           D0:IN std logic;
          D1:IN std_logic;
          D2:IN std_logic;
```

UG304-1.1E 94(115)

```
D3:IN std logic;
        D4:IN std logic;
        D5:IN std logic;
       D6:IN std logic;
       FCLK: IN std logic;
       PCLK:IN std_logic;
             RESET:IN std_logic
      );
END COMPONENT;
uut:OVIDEO
         PORT MAP (
          Q=>Q,
          D0=>D0,
          D1=>D1.
         D2=>D2,
          D3=>D3,
          D4=>D4,
          D5=>D5,
          D6=>D6.
          FCLK=>FCLK,
         PCLK=>PCLK,
          RESET=>RESET
     );
```

# 4.3.7 OSER16

#### **Primitive Introduction**

The 16 to 1 Serializer (OSER16) is a serializer of 16 bits parallel input and 1 bit serial output.

# **Functional Description**

OSER16 mode realizes 16:1 parallel to serial conversion. PCLK is usually obtained by FCLK frequency division:

$$f_{PCLK} = 1/8 f_{FCLK}$$

UG304-1.1E 95(115)

# **Port Diagram**

Figure 4-36 OSER16 Port Diagram



# **Port Description**

**Table 4-37 OSER16 Port Description** 

| Port   | I/O    | Description                                   |
|--------|--------|-----------------------------------------------|
| D15~D0 | Input  | OSER16 data input signal                      |
| FCLK   | Input  | High speed clock input signal                 |
| PCLK   | Input  | Primary clock input signal                    |
| RESET  | Input  | Asynchronous reset input signal, active-high. |
| Q      | Output | OSER16_MEM data output signal                 |

# **Connection Rule**

Q can directly connect to OBUF, or connect to input port DI in IODELAY module;

#### **Primitive Instantiation**

The primitive can be instantiated directly.

# **Verilog Instantiation:**

OSER16 uut(

.Q(Q),

.D0(D0),

.D1(D1),

.D2(D2),

.D3(D3),

.D4(D4),

.D5(D5),

.D6(D6),

.D7(D7),

.D8(D8),

UG304-1.1E 96(115)

```
.D9(D9),
       .D10(D10),
       .D11(D11),
      .D12(D12),
      .D13(D13),
      .D14(D14),
       .D15(D15),
      .PCLK(PCLK),
      .FCLK(FCLK),
      .RESET(RESET)
  );
Vhdl Instantiation:
  COMPONENT OSER16
          PORT(
                Q:OUT std_logic;
                D0:IN std_logic;
                D1:IN std_logic;
                D2:IN std logic;
                D3:IN std logic;
                D4:IN std_logic;
                D5:IN std logic;
                D6:IN std_logic;
                D7:IN std_logic;
                D8:IN std_logic;
                D9:IN std_logic;
                D10:IN std logic;
                D11:IN std_logic;
                D12:IN std_logic;
                D13:IN std_logic;
                D14:IN std logic;
                D15:IN std logic;
                FCLK:IN std_logic;
                PCLK:IN std_logic;
                 RESET:IN std_logic
          );
```

UG304-1.1E 97(115)

```
END COMPONENT;
uut:OSER16
     PORT MAP (
         Q=>Q.
         D0=>D0.
         D1=>D1.
         D2=>D2.
         D3=>D3,
         D4=>D4.
         D5=>D5.
         D6=>D6.
         D7=>D7,
         D8=>D8.
         D9=>D9.
         D10=>D10,
         D11=>D11.
         D12=>D12,
         D13=>D13.
         D14=>D14.
         D15=>D15.
         FCLK=>FCLK,
         PCLK=>PCLK,
         RESET=>RESET
      );
```

# **4.3.8 ODDR MEM**

#### **Primitive Introduction**

Dual Data Rate Output with Memory (ODDR\_MEM) realizes double data rate output with memory.

# **Functional Description**

ODDR\_MEM mode is used for transferring double data rate signals from FPGA devices. Unlike ODDR, the output double data rate with memory (ODDR\_MEM) needs to be used with DQS. TCLK connects to the DQSW0 or DQSW270 of DQS output signal, and outputs data from ODDR\_MEM according to the TCLK clock edge. Where Q0 is the double rate data output, Q1 is used for the OEN signal of IOBUF/TBUF connected to Q0. Its logic diagram is as shown in Figure 4-37.

UG304-1.1E 98(115)

PCLK □ D1□ DEFC 1 RESET □ CLEAR 4- Q0 MUX2 СІК D0 DFFC 1 DFFNC **↓** CLEAR TCLK □ TRI-MDDRX1 D TX□ DFFC 1 DFFNC 👃 **-**Q1 CLEA TXCLK\_POL

Figure 4-37 ODDR\_MEM Logic Diagram

The frequency relation between PCLK and TCLK is  $f_{\it PCLK} = f_{\it TCLK}$  .

You can determine the phase relationship between PCLK and TCLK according to DLLSTEP and WSTEP value of DQS.

## **Port Diagram**

Figure 4-38 ODDR\_MEM Port Diagram



#### **Port Description**

Table 4-38 ODDR\_MEM Port Description

| Port  | I/O    | Description                                                                                                                         |  |
|-------|--------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| D1~D0 | Input  | ODDR_MEM data input signal                                                                                                          |  |
| TX    | Input  | Q1 generated by TRI-MDDRX1                                                                                                          |  |
| TCLK  | Input  | Clock input signal from DQSW0 or DQSW270 in DQS module                                                                              |  |
| PCLK  | Input  | Primary clock input signal                                                                                                          |  |
| RESET | Input  | Asynchronous reset input signal, active-high.                                                                                       |  |
| Q0    | Output | ODDR_MEM data output signal                                                                                                         |  |
| Q1    | Output | ODDR_MEM tristate enable control data output can<br>be connected to the IOBUF/TBUF OEN signal<br>connected to Q0, or left floating. |  |

UG304-1.1E 99(115)

#### **Parameter Description**

Table 4-39 ODDR\_MEM Parameter Description

| Name        | Value                | Default | Description                                                                                                                |
|-------------|----------------------|---------|----------------------------------------------------------------------------------------------------------------------------|
| TXCLK_POL   | 1'b0, 1'b1           | 1'b0    | <ul> <li>Q1 output clock polarity control</li> <li>1'b0: data posedge output</li> <li>1'b1: data negedge output</li> </ul> |
| TCLK_SOURCE | "DQSW",<br>"DQSW270" | "DQSW"  | TCLK source selection  • "DQSW" comes from DQSW0 in DQS module.  • "DQSW270" comes from DQSW270 from DQS module.           |

#### **Connection Rule**

- Q0 can directly connect to OBUF/IOBUF/TBUF, or connect to input port DI in IODELAY module.
- Q1 shall connect to the OEN signal of IOBUF/TBUF connected to Q0, or left floating.
- TCLK needs DQSW0 or DQSW270 from DQS module and you need to configure the corresponding parameters.

#### **Primitive Instantiation**

## **Verilog Instantiation:**

```
ODDR MEM oddr mem inst(
      .Q0(q0),
      .Q1(q1),
      .D0(d0),
      .D1(d1),
      .TX(tx),
      .TCLK(tclk),
      .PCLK(pclk),
      .RESET(reset)
  );
 defparam uut.TCLK SOURCE ="DQSW";
 defparam uut.TXCLK POL=1'b0;
Vhdl Instantiation:
  COMPONENT ODDR MEM
         GENERIC (TXCLK_POL:bit:='0';
                    TCLK SOURCE:string:="DQSW"
```

UG304-1.1E 100(115)

```
);
       PORT(
                   Q0:OUT std logic;
             Q1:OUT std logic;
                   D0:IN std logic;
             D1:IN std logic;
             TX:IN std logic;
             TCLK: IN std logic;
             PCLK: IN std logic;
             RESET: IN std logic
      );
END COMPONENT;
uut:ODDR MEM
      GENERIC MAP (TXCLK POL=>'0',
                       TCLK SOURCE=>"DQSW"
      )
      PORT MAP (
          Q0 = > q0,
          Q1 = > q1
          D0 = > d0.
          D1 = > d1
          TX = > tx,
          TCLK=>tclk,
          PCLK=>pclk,
          RESET=>reset
      );
```

#### **4.3.9 OSER4 MEM**

#### **Primitive Introduction**

The 4 to 1 Serializer with Memory (OSER4\_MEM) realizes 4:1 parallel serial conversion with memory.

#### **Functional Description**

OSER4\_MEM realizes 4:1 parallel serial conversion. Unlike OSER4, OSER4\_MEM needs to be used with DQS. The TCLK connects to the output signal DQSW0 or DQSW270 of DQS, and outputs data from the OSER4\_MEM according to the TCLK clock edge, and Q0 is the serial output, Q1 is used for the OEN signal of IOBUF/TBUF connected to Q0. Its logic diagram is as shown in Figure 4-39.

UG304-1.1E 101(115)

Figure 4-39 OSER4\_MEM Logic Diagram



The frequency relation among PCLK, FCLK and TCLK is  $f_{\it PCLK}$  =1/2  $f_{\it FCLK}$  =1/2  $f_{\it TCLK}$ 

You can determine the phase realationship between FCLK and TCLK according to the DLLSTEP and WSTEP values of DQS.

#### **Port Diagram**

Figure 4-40 OSER4\_MEM Diagram



#### **Port Description**

Table 4-40 OSER4\_MEM Port Description

| Port    | I/O   | Description                 |  |
|---------|-------|-----------------------------|--|
| D3~D0   | Input | OSER4_MEM data input signal |  |
| TX1~TX0 | Input | Q1 generated by TRI-MDDRX2  |  |

UG304-1.1E 102(115)

| Port  | I/O    | Description                                                                                                                    |  |
|-------|--------|--------------------------------------------------------------------------------------------------------------------------------|--|
| TCLK  | Input  | Clock input signal from DQSW0 or DQSW270 in DQS module                                                                         |  |
| FCLK  | Input  | High speed clock input signal                                                                                                  |  |
| PCLK  | Input  | Primary clock input signal                                                                                                     |  |
| RESET | Input  | Asynchronous reset input signal, active-high.                                                                                  |  |
| Q0    | Output | OSER4_MEM data output signal                                                                                                   |  |
| Q1    | Output | OSER4_MEM tristate enable control data output can be connected to the IOBUF/TBUF OEN signal connected to Q0, or left floating. |  |

# **Parameter Description**

Table 4-41 OSER4\_MEM Parameter Description

| Name        | Value            | Default  | Description                                                                                                                                                              |
|-------------|------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXCLK_POL   | 1'b0, 1'b1       | 1'b0     | Q1 output clock polarity control  1'b0: data posedge output  1'b1: data negedge output                                                                                   |
| TCLK_SOURCE | "DQSW","DQSW270" | " DQSW " | TCLK source selection  IDQSW" comes from DQSW0 in DQS module.  IDQSW270" comes from DQSW270 from DQS module.                                                             |
| HWL         | "false", "true"  | "false"  | OSER4_MEM data d_up0/1 timing relationship control      "False ": d_up1 is     one cycle ahead of     d_up0.      "True ": d_up1 and     d_up0 have the     same timing. |

#### **Connection Rule**

- Q0 can directly connect to OBUF/IOBUF/TBUF, or connect to input port DI in IODELAY module;
- Q1 shall connect to the OEN signal of IOBUF/TBUF connected to Q0, or suspend.
- TCLK needs DQSW0 or DQSW270 from DQS module and you need to configure the corresponding parameters.

UG304-1.1E 103(115)

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

```
OSER4_MEM oser4_mem_inst(
       .Q0(q0),
       .Q1(q1),
       .D0(d0),
       .D1(d1),
       .D2(d2),
       .D3(d3),
       .TX0(tx0),
      .TX1(tx1),
       .TCLK (tclk),
      .FCLK (fclk),
      .PCLK (pclk),
      .RESET(reset)
  );
  defparam uut.HWL ="false";
  defparam uut.TCLK_SOURCE ="DQSW";
  defparam uut.TXCLK POL=1'b0;
Vhdl Instantiation:
  COMPONENT OSER4_MEM
          GENERIC (HWL:string:="false";
                     TXCLK_POL:bit:='0';
                     TCLK SOURCE:string:="DQSW"
         );
          PORT(
                Q0:OUT std_logic;
                Q1:OUT std_logic;
                D0:IN std_logic;
                D1:IN std_logic;
                D2:IN std logic;
                D3:IN std_logic;
                TX0:IN std logic;
                TX1:IN std logic;
                TCLK:IN std_logic;
```

UG304-1.1E 104(115)

```
FCLK: IN std logic;
             PCLK:IN std logic;
             RESET: IN std logic
      );
END COMPONENT;
uut:OSER4 MEM
      GENERIC MAP (HWL=>"false",
                      TXCLK POL=>'0',
                      TCLK SOURCE=>"DQSW"
     )
      PORT MAP (
          Q0 = > q0
          Q1 = > q1
          D0 = > d0.
          D1=>d1,
          D2=>d2.
          D3 = > d3,
          TX0=>tx0.
          TX1=>tx1.
          TCLK=>tclk,
          FCLK=>fclk,
          PCLK=>pclk,
          RESET=>reset
     );
```

#### **4.3.10 OSER8 MEM**

#### **Primitive Introduction**

The 8 to 1 Serializer with Memory (OSER8\_MEM) realizes 8:1 parallel serial with memory.

# **Functional Description**

OSER8\_MEM mode realizes 8:1 parallel serial conversion. The TCLK connects the output signal DQSW0 or DQSW270 of DQS, and outputs data from the OSER8\_MEM according to the TCLK clock edge, and Q0 is the serial output, Q1 is used for the OEN signal of IOBUF/TBUF connected to Q0. Its logic diagram is as shown in Figure 4-41.

UG304-1.1E 105(115)

OSER8\_MEM TX0~TX3□ **PCLK** FCLK TRI-MDDRX4 TCLK RESET PCLK PCLK □ **FCLK** FCLK = OEN TCLK TCLK = Q0 ODDRX4 DO RESET RESET□ TBUF D0~D7 □

Figure 4-41 OSER8\_MEM Logic Diagram

The frequency relation between PCLK, FCLK and TCLK is  $f_{\it PCLK}$  = 1/4  $f_{\it FCLK}$  = 1/4  $f_{\it FCLK}$ 

You can determine the phase realationship between FCLK and TCLK according to DLLSTEP and WSTEP values of DQS.

#### **Port Diagram**

Figure 4-42 OSER8\_MEM Port Diagram



#### **Port Description**

Table 4-42 OSER8\_MEM Port Description

| Port Name | I/O   | Description                 |  |
|-----------|-------|-----------------------------|--|
| D7~D0     | Input | OSER8_MEM data input signal |  |
| TX3~TX0   | Input | Q1 generated by TRI-MDDRX4  |  |

UG304-1.1E 106(115)

| Port Name | I/O    | Description                                                                                                                    |  |
|-----------|--------|--------------------------------------------------------------------------------------------------------------------------------|--|
| TCLK      | Input  | Clock input signal from DQSW0 or DQSW270 in DQS module                                                                         |  |
| FCLK      | Input  | High speed clock input signal                                                                                                  |  |
| PCLK      | Input  | Primary clock input signal                                                                                                     |  |
| RESET     | Input  | Asynchronous reset input signal, active-high.                                                                                  |  |
| Q0        | Output | OSER8_MEM data output signal                                                                                                   |  |
| Q1        | Output | OSER8_MEM tristate enable control data output can be connected to the IOBUF/TBUF OEN signal connected to Q0, or left floating. |  |

# **Parameter Description**

Table 4-43 OSER8\_MEM Parameter Description

| Name        | Value            | Default  | Description                                                                                                                                                              |
|-------------|------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXCLK_POL   | 1'b0, 1'b1       | 1'b0     | Q1 output clock polarity control  1'b0: data posedge output  1'b1: data negedge output                                                                                   |
| TCLK_SOURCE | "DQSW","DQSW270" | " DQSW " | TCLK source selection  "DQSW" comes from DQSW0 in DQS module.  "DQSW270" comes from DQSW270 from DQS module.                                                             |
| HWL         | "false", "true"  | "false"  | OSER8_MEM data d_up0/1 timing relationship control      "false ": d_up1 is     one cycle ahead of     d_up0.      "true ": d_up1 and     d_up0 have the     same timing. |

#### **Connection Rule**

- Q0 can directly connect to OBUF/IOBUF/TBUF, or connect to input port DI in IODELAY module.
- Q1 shall connect to the OEN signal of IOBUF/TBUF connected to Q0, or left floating.
- TCLK needs DQSW0 or DQSW270 from DQS module and you need to configure the corresponding parameters.

UG304-1.1E 107(115)

#### **Primitive Instantiation**

# **Verilog Instantiation:**

```
OSER8_MEM oser8_mem_inst(
        .Q0(q0),
        .Q1(q1),
        .D0(d0),
        .D1(d1),
        .D2(d2),
        .D3(d3),
        .D4(d4),
        .D5(d5),
        .D6(d6),
        .D7(d7),
        .TX0(tx0),
        .TX1(tx1),
        .TX2(tx2),
        .TX3(tx3),
        .TCLK (tclk),
        .FCLK (fclk),
        .PCLK (pclk),
        .RESET(reset)
  );
  defparam uut.HWL ="false";
  defparam uut.TCLK SOURCE ="DQSW";
  defparam uut.TXCLK_POL=1'b0;
Vhdl Instantiation:
  COMPONENT OSER8_MEM
          GENERIC (HWL:string:="false";
                     TXCLK POL:bit:='0';
                     TCLK_SOURCE:string:="DQSW"
         );
          PORT(
               Q0:OUT std_logic;
               Q1:OUT std logic;
               D0:IN std_logic;
```

UG304-1.1E 108(115)

```
D1:IN std_logic;
              D2:IN std_logic;
              D3:IN std_logic;
              D4:IN std logic;
              D5:IN std logic;
              D6:IN std_logic;
              D7:IN std_logic;
              TX0:IN std_logic;
              TX1:IN std logic;
              TX2:IN std_logic;
              TX3:IN std_logic;
              TCLK:IN std_logic;
              FCLK:IN std_logic;
              PCLK:IN std_logic;
              RESET: IN std_logic
      );
END COMPONENT;
uut:OSER8 MEM
      GENERIC MAP (HWL=>"false",
                        TXCLK POL=>'0',
                        TCLK SOURCE=>"DQSW"
      )
      PORT MAP (
          Q0 = > q0,
          Q1 = > q1,
          D0 = > d0,
          D1=>d1,
          D2 = > d2,
          D3 = > d3.
          D4 = > d4
          D5=>d5,
          D6 = > d6,
          D7 = > d7
          TX0 = > tx0,
          TX1=>tx1,
```

UG304-1.1E 109(115)

4 Input/Output Logic 4.4 Delay Module

```
TX2=>tx2,

TX3=>tx3,

TCLK=>tclk,

FCLK=>fclk,

PCLK=>pclk,

RESET=>reset
);
```

# 4.4 Delay Module

#### **4.4.1 IODELAY**

#### **Primitive Introduction**

Input/Output delay (IODELAY) is a programmable delay unit in IO module.

#### **Functional Description**

Arora V devices support IODELAY module, providing a total of 256 (0~255) delays. The single-step delay time is about 12.5ps. IODELAY can be used for input or output of I/O and general logic. The IODELAY includes IDELAY and ODELAY, which act on input logic and output logic respectively. Delay code has three setting modes: static mode, dynamic mode, and adaptive mode.

## **Port Diagram**

Figure 4-43 IODELAY Port Diagram



UG304-1.1E 110(115)

4 Input/Output Logic 4.4 Delay Module

## **Port Description**

#### **Table 4-44 IODELAY Port Description**

| Port         | I/O    | Description                                                                                                                  |  |
|--------------|--------|------------------------------------------------------------------------------------------------------------------------------|--|
| DI           | Input  | Data input signal                                                                                                            |  |
| SDTAP        | Input  | <ul> <li>Control loading static delay step</li> <li>0: Load static delay</li> <li>1: Dynamically adjust the delay</li> </ul> |  |
| VALUE        | Input  | Dynamically adjust delay value at VALUE falling edge; each pulse moves one delay step.                                       |  |
| DLYSTEP[7:0] | Input  | Dynamic delay value                                                                                                          |  |
| DO           | Output | Data output signal                                                                                                           |  |
| DF           | Output | Output flag bit                                                                                                              |  |

# **Parameter Description**

#### **Table 4-45 IODELAY Parameter Description**

| Name         | Value          | Default | Description                  |
|--------------|----------------|---------|------------------------------|
| C_STATIC_DLY | 0~255          | 0       | Static delay step control    |
| DYN_DLY_EN   | "FALSE"/"TRUE" | "FALSE" | Dynamic mode enable control  |
| ADAPT_EN     | "FALSE"/"TRUE" | "FALSE" | Adaptive mode enable control |

#### **Primitive Instantiation**

#### **Verilog Instantiation:**

UG304-1.1E 111(115)

4 Input/Output Logic 4.4 Delay Module

```
ADAPT_EN:string:="FALSE"
      );
       PORT(
        DO:OUT std logic;
            DF:OUT std_logic;
        DI:IN std_logic;
            SDTAP:IN std_logic;
            VALUE:IN std_logic;
       DLYSTEP:IN std_logic
     );
END COMPONENT;
uut:IODELAY
     GENERIC MAP (C_STATIC_DLY=>0,
                   DYN_DLY_EN=>"FALSE",
                   ADAPT_EN=>"FALSE"
     )
      PORT MAP (
         DO=>dout,
         DF=>df,
         DI=>di,
         SDTAP=>sdtap,
         VALUE=>value,
         DLYSTEP=>dlystep
     );
```

UG304-1.1E 112(115)

5 IP Generation 5.1 IP Configuration

# **5** IP Generation

Gowin Software only supports DDR at present. Click DDR in the IP Core Generator interface, and a summary of DDR will be displayed on the right side of the interface.

# 5.1 IP Configuration

Double-click "DDR", and the "IP Customization" window pops up. This includes the "General", "Options", and port diagram, as shown in Figure 5-1.

Figure 5-1 DDR IP Customization



1.General: General configuration box is used to configure the generated

UG304-1.1E 113(115)

5 IP Generation 5.1 IP Configuration

IP design file.

- Device: Displays the configured Device
- Device Version: Displays the configured device version
- Part Number: Displays the configured Part Number
- Language: Hardware description language used to generate the IP design files. Click the drop-down list to select the language, including Verilog and VHDL.
- Module Name: The module name of the generated IP design files. Enter the module name in the text box. Module name cannot be the same as the primitive name. If it is the same, an error will be reported.
- File Name: The name of the generated IP design files. Enter the file name in the text box.
- Create In: The path in which the generated IP files will be stored.
   Enter the target path in the box or select a target path.
- 2.Options: Options configuration box is used to customize the IP, as shown Figure 5-1.
  - DDR Mode: Configures DDR mode, including input, output, tristate and Bidirectional.
  - Data Width: Configures the data width of the DDR, and the range is 1~64.
  - Ratio: DDR data conversion ratio, including 2, 4,7,8,10,14,16,32.
  - Reset: When Ratio is 2, this option can be enabled or disabled, and IDDRC or ODDRC will be instantiated when enabled.
  - Enable Input IODELAY: Configures whether DDR uses a input delay module.
    - "Delay Mode": Configures the delay mode. "Dynamic" means using IODELAY and adjusting the delay step dynamically;
       "Static" means using IODELAY and adjusting the delay step statically; "Adaptive" means using IODELAY and adjusting the delay step adaptively.
    - "Delay Step": Selects the number of steps in the static delay mode, ranging 0 to 255.
  - Enable Output IODELAY: Configures whether DDR uses a output delay module.
    - "Delay Mode": Configures the delay mode. "Dynamic" means using IODELAY and adjusting the delay step dynamically;
       "Static" means using IODELAY and adjusting the delay step statically; "Adaptive" means using IODELAY and adjusting the delay step adaptively.
    - "Delay Step": Selects the number of steps in the static delay mode, ranging 0 to 255.

UG304-1.1E 114(115)

5 IP Generation 5.2 IP Generation Files

 Use CLKDIV: CLKDIV will be instantiated and the frequency of fclk will be divided when CLKDIV is enabled. When Ratio is 2, it cannot be checked.

3.Port Diagram: The port diagram displays a sample diagram of IP Core configuration, as shown in Figure 5-1.

# 5.2 IP Generation Files

After configuration, it will generate three files that are named after the "File Name".

- The IP design file "gowin\_ddr.v" is a complete verilog module, which generates DDR modules with corresponding functions according to the configuration.
- "Gowin\_ddr\_tmp.v" is the template file.
- "gowin\_padd.ipc" file is IP configuration file. You can load the file to configure the IP.

#### Note!

If VHDL is selected as the hardware description language, the first two files will be named with .vhd suffix.

UG304-1.1E 115(115)

